

# LAPIS Semiconductor

FEDL9092-01

Issue Date: Nov. 4, 2003

# ML9092-01/02/03/04

LCD Driver with Key Scanner and RAM

#### **GENERAL DESCRIPTION**

The ML9092-01/02/03/04 are LCD drivers that have internal RAM and a key scan function. They are best suited for car audio displays.

Since 1-bit data of the display data RAM corresponds to the light-on or light-off of 1-dot of the LCD panel (a bit map system), a flexible display is possible.

A graphic display system of a maximum of  $60 \times 10$  dots ( $56 \times 10$  dots for ML9092-01,  $60 \times 10$  dots for ML9092-02/03/04). can be implemented.

The ML9092-01/02 do not require any power supply circuit to drive the LCD, because they have internal voltage doublers. (If a large-sized panel is driven, use the ML9092-03, to which the LCD driving voltage is supplied externally.)

The internal key scan circuit ( $5 \times 5$  key scanning for ML9092-01/04,  $6 \times 4$  key scanning for ML9092-02/03) has eliminated the needs of key scanning by the CPU, thereby enabling the efficient use of the CPU ports.

#### **FEATURES**

• Logic voltage : 4.5 to 5.5 V

• LCD drive voltage : 4.5 to 16.5 V (positive voltage)

• Segment output : 56 outputs for ML9092-01; 60 outputs for ML9092-02/03/04

• Common output : 10 outputs

• Built-in bit-mapped RAM :  $60 \times 10 = 600$  bits (for ML9092-01 only:  $56 \times 10 = 560$  bits for the RAM

display area)

• 4-pin serial interface with CPU:  $\overline{CS}$ ,  $\overline{CP}$ , DI/O, KREQ

• Built-in LCD drive bias resistors

• Built-in voltage doubler circuit

• For the ML9092-01/04, the built-in 5 × 5 key scanner makes it possible to read the status of 25 key switches and 1-channel rotary encoder. In addition, the ML9092-01/04 have an 8-bit, 3-channel PWM circuit built in. For the ML9092-02/03, the built-in 6 × 4 key scanner makes it possible to read the status of 24 key switches and 1-channel rotary encoder.

• Port A output : 1 pin, output current = -15 mA : Can be used for LED driving

• Port B output : 3 pins, output current = -2 mA : Applies to ML9092-01/04 (capable of PWM

output)

Port C output
 Port D output
 2 pin, output current = -2 mA
 3 pin, output current = -2 mA
 4 Applies to ML9092-01 only
 5 pins, output current = -2 mA
 5 pins, output current = -2 mA

• Temperature range : -40 to +85°C

• Package: 100-pin plastic TQFP (TQFP100-P-1414-0.50-K)

(Product name: ML9092-01TB, ML9092-02TB, ML9092-03TB, ML9092-04TB)

### Comparison between the ML9092-01, ML9092-02, ML9092-03, and ML9092-04

| Item                                            | ML9092-01        | ML9092-02      | ML9092-03      | ML9092-04        |
|-------------------------------------------------|------------------|----------------|----------------|------------------|
| Number of common outputs                        | 10 Max.          | 10 Max.        | 10 Max.        | 10 Max.          |
| Number of dots on the LCD screen                | 8 × 56           | 8 × 60         | 8 × 60         | 8 × 60           |
|                                                 | 9 × 56           | 9 × 60         | 9 × 60         | 9 × 60           |
| (selectable by program)                         | 10 × 56          | 10 × 60        | 10 × 60        | 10 × 60          |
| Number of port A outputs                        | 1                | 1              | 1              | 1                |
| Number of port B outputs                        | 3                | 0              | 0              | 3                |
| Number of port C and D outputs (see note below) | 5 each           | 0              | 0              | 0                |
| Key scan (see note below)                       | 5 × 5 key scan   | 4 × 6 key scan | 4 × 6 key scan | 5 × 5 key scan   |
| Rotary encoder                                  | 1 channel        | 1 channel      | 1 channel      | 1 channel        |
| Voltage doubler                                 | Yes              | Yes            | No             | No               |
| PWM circuit                                     | 8-bit, 3-channel | No             | No             | 8-bit, 3-channel |

Note: The key scan function and port C/D cannot be used concurrently. Use either.

### **BLOCK DIAGRAM**









### PIN CONFIGURATION (TOP VIEW)



100-Pin Plastic TQFP



100-Pin Plastic TQFP



100-Pin Plastic TQFP



100-Pin Plastic TQFP

## FUNCTIONAL DESCRIPTIONS

## **Pin Functional Descriptions**

| ML9092-01<br>Function | Pin            | Symbol                               | Туре | Description                                                                                                                                                               |
|-----------------------|----------------|--------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | 63             | <del>CS</del>                        | I    | Chip select signal input pin                                                                                                                                              |
|                       | 64             | СP                                   | I    | Shift clock signal input pin. This pin is connected to the Schmitt circuit internally.                                                                                    |
| CPU interface         | 65             | DI/O                                 | I/O  | Serial data signal I/O pin. This pin is connected to the Schmitt circuit internally.                                                                                      |
|                       | 66             | KREQ                                 | 0    | Key scan read and rotary encoder read READY signal output pin.                                                                                                            |
|                       | 77             | OSC1                                 | 1    | Connect external resistors with this pin.                                                                                                                                 |
| Oscillation           | 78             | OSC2                                 | 0    | <ul> <li>This pin is connected to the Schmitt circuit internally.</li> <li>If using an external clock, input it from the OSC1 pin and leave the OSC2 pin open.</li> </ul> |
| Control signal        | 67             | RESET                                | I    | Reset input. Initial settings can be established by applying a "L" level to this pin. This pin is connected to the Schmitt circuit internally.                            |
| Control signal        | 80             | KPS                                  | I    | Input pin for switching between key scanning and ports C and D                                                                                                            |
|                       | 79             | TEST                                 | I    | Test input pin. This pin is connected to the $V_{\text{SS}}$ pin.                                                                                                         |
|                       | 62–58          | C0/D0-C4/D4                          | I/O  | Input pins that detect status of key switches/port D output pins. When used as input pins, these pins are connected to the Schmitt circuit internally.                    |
| Switch signal         | 57–53          | R0/C0-R4/C4                          | 0    | Key switch scan signal output pins/port C output pins                                                                                                                     |
|                       | 51, 52         | A, B                                 | I    | Rotary encoder signal input pins. These pins are connected to the Schmitt circuit internally.                                                                             |
| Dowl acidnosis        | 81             | PA0                                  | 0    | Port A output pin                                                                                                                                                         |
| Port output           | 84–82          | PB0-PB2                              | 0    | Port B output pins                                                                                                                                                        |
| LCD driver output     | 50–1<br>100–95 | SEG1-SEG56                           | 0    | LCD segment driver output pins                                                                                                                                            |
|                       | 94–85          | COM1-COM10                           | 0    | LCD common driver output pins                                                                                                                                             |
|                       | 76             | $V_{DD}$                             | _    | Logic power supply pin                                                                                                                                                    |
|                       | 68             | V <sub>SS</sub>                      | _    | GND pin                                                                                                                                                                   |
|                       | 75             | V <sub>IN</sub>                      | _    | Voltage doubler reference voltage input pin                                                                                                                               |
| Power supply          | 74, 73         | V <sub>C1</sub> +, V <sub>S1</sub> - | _    | Pins to connect a capacitor for voltage doubler                                                                                                                           |
|                       | 72             | V <sub>OUT</sub>                     | _    | Voltage doubler output pin                                                                                                                                                |
|                       | 71, 69         | $V_0, V_2$                           | _    | LCD bias pins                                                                                                                                                             |
|                       | 70             | NC                                   |      | Should be left open.                                                                                                                                                      |
|                       |                |                                      |      | •                                                                                                                                                                         |

| Function          | Pin            | Symbol                               | Туре | Description                                                                                                                                                               |
|-------------------|----------------|--------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 63             | <del>CS</del>                        | I    | Chip select signal input pin                                                                                                                                              |
|                   | 64             | СP                                   | I    | Shift clock signal input pin. This pin is connected to the Schmitt circuit internally.                                                                                    |
| CPU interface     | 65             | DI/O                                 | I/O  | Serial data signal I/O pin. This pin is connected to the Schmitt circuit internally.                                                                                      |
|                   | 66             | KREQ                                 | 0    | Key scan read and rotary encoder read READY signal output pin.                                                                                                            |
|                   | 77             | OSC1                                 | 1    | Connect external resistors with this pin.                                                                                                                                 |
| Oscillation       | 78             | OSC2                                 | 0    | <ul> <li>This pin is connected to the Schmitt circuit internally.</li> <li>If using an external clock, input it from the OSC1 pin and leave the OSC2 pin open.</li> </ul> |
| Control signal    | 67             | RESET                                | I    | Reset input. Initial settings can be established by applying a "L" level to this pin. This pin is connected to the Schmitt circuit internally.                            |
|                   | 79             | TEST                                 | I    | Test input pin. This pin is connected to the $V_{\text{SS}}$ pin.                                                                                                         |
|                   | 62–59          | C0-C3                                | I    | Input pins that detect status of key switches. These pins are connected to the Schmitt circuit internally.                                                                |
| Switch signal     | 58–53          | R0-R5                                | 0    | Key switch scan signal output pins                                                                                                                                        |
|                   | 51, 52         | A, B                                 | I    | Rotary encoder signal input pins. These pins are connected to the Schmitt circuit internally.                                                                             |
| Port output       | 80             | PA0                                  | 0    | Port A output pin                                                                                                                                                         |
| LCD driver output | 50–1<br>100–91 | SEG1-SEG60                           | 0    | LCD segment driver output pins                                                                                                                                            |
|                   | 90–81          | COM1-COM10                           | 0    | LCD common driver output pins                                                                                                                                             |
|                   | 76             | $V_{DD}$                             | _    | Logic power supply pin                                                                                                                                                    |
|                   | 68             | V <sub>SS</sub>                      |      | GND pin                                                                                                                                                                   |
|                   | 75             | V <sub>IN</sub>                      |      | Voltage doubler reference voltage input pin                                                                                                                               |
| Power supply      | 74, 73         | V <sub>C1</sub> +, V <sub>S1</sub> - |      | Pins to connect a capacitor for voltage doubler                                                                                                                           |
|                   | 72             | V <sub>OUT</sub>                     |      | Voltage doubler output pin                                                                                                                                                |
|                   | 71, 69         | V <sub>0</sub> , V <sub>2</sub>      |      | LCD bias pins                                                                                                                                                             |
|                   | 70             | NC                                   | _    | Should be left open.                                                                                                                                                      |

### ML9092-01/02/03/04

| Function          | Pin             | Symbol               | Туре | Description                                                                                                                                                               |  |  |  |
|-------------------|-----------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                   | 63              | CS                   | I    | Chip select signal input pin                                                                                                                                              |  |  |  |
|                   | 64              | СP                   | 1    | Shift clock signal input pin. This pin is connected to the Schmitt circuit internally.                                                                                    |  |  |  |
| CPU interface     | 65              | DI/O                 | I/O  | Serial data signal I/O pin. This pin is connected to the Schmitt circuit internally.                                                                                      |  |  |  |
|                   | 66              | KREQ                 | 0    | Key scan read and rotary encoder read READY signal output pin.                                                                                                            |  |  |  |
|                   | 77              | OSC1                 | I    | Connect external resistors with this pin.                                                                                                                                 |  |  |  |
| Oscillation       | 78              | OSC2                 | 0    | <ul> <li>This pin is connected to the Schmitt circuit internally.</li> <li>If using an external clock, input it from the OSC1 pin and leave the OSC2 pin open.</li> </ul> |  |  |  |
| Control signal    | 67              | RESET                | I    | Reset input. Initial settings can be established by applying a "L" level to this pin. This pin is connected to the Schmitt circuit internally.                            |  |  |  |
|                   | 79              | TEST                 | I    | Test input pin. This pin is connected to the $V_{\text{SS}}$ pin.                                                                                                         |  |  |  |
|                   | 62–59           | C0-C3                | I    | Input pins that detect status of key switches. These pins are connected to the Schmitt circuit internally.                                                                |  |  |  |
| Switch signal     | 58–53           | R0-R5                | 0    | Key switch scan signal output pins                                                                                                                                        |  |  |  |
|                   | 51, 52          | A, B                 | I    | Rotary encoder signal input pins. These pins are connected to the Schmitt circuit internally.                                                                             |  |  |  |
| Port output       | 80              | PA0                  | 0    | Port A output pin                                                                                                                                                         |  |  |  |
| LCD driver output | 50–1,<br>100–91 | SEG1-SEG60           | 0    | LCD segment driver output pins                                                                                                                                            |  |  |  |
|                   | 90–81           | COM1-COM10           | 0    | LCD common driver output pins                                                                                                                                             |  |  |  |
|                   | 76              | $V_{DD}$             |      | Logic power supply pin                                                                                                                                                    |  |  |  |
|                   | 68              | V <sub>SS</sub>      | _    | GND pin                                                                                                                                                                   |  |  |  |
| Power supply      | 74              | V <sub>HIN</sub>     |      | High-voltage power supply pin                                                                                                                                             |  |  |  |
|                   | 73, 72, 70, 69  | $V_0, V_1, V_2, V_3$ |      | LCD bias pins                                                                                                                                                             |  |  |  |
|                   | 75, 71          | NC                   |      | Should be left open.                                                                                                                                                      |  |  |  |

| Function          | Pin             | Symbol                          | Туре | Description                                                                                                                                    |
|-------------------|-----------------|---------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 63              | CS                              | ı    | Chip select signal input pin                                                                                                                   |
|                   | 64              | СP                              | I    | Shift clock signal input pin. This pin is connected to the Schmitt circuit internally.                                                         |
| CPU interface     | 65              | DI/O                            | I/O  | Serial data signal I/O pin. This pin is connected to the Schmitt circuit internally.                                                           |
|                   | 66              | KREQ                            | 0    | Key scan read and rotary encoder read READY signal output pin.                                                                                 |
|                   | 74              | OSC1                            | I    | Connect external resistors with this pin.                                                                                                      |
| Oscillation       | 75              | OSC2                            | 0    | This pin is connected to the Schmitt circuit internally.  If using an external clock, input it from the OSC1 pin and leave the OSC2 pin open.  |
| Control signal    | 67              | RESET                           | I    | Reset input. Initial settings can be established by applying a "L" level to this pin. This pin is connected to the Schmitt circuit internally. |
|                   | 76              | TEST                            | I    | Test input pin. This pin is connected to the $V_{\text{SS}}$ pin.                                                                              |
|                   | 62–58           | C0-C4                           | ı    | Input pins that detect status of key switches. These pins are connected to the Schmitt circuit internally.                                     |
| Switch signal     | 57–53           | R0-R4                           | 0    | Key switch scan signal output pins                                                                                                             |
|                   | 51, 52          | A, B                            | I    | Rotary encoder signal input pins. These pins are connected to the Schmitt circuit internally.                                                  |
| Port output       | 77<br>80–78     | PA0<br>PB0–PB2                  | 0    | Port A output pin Port B output pins                                                                                                           |
| LCD driver output | 50–1,<br>100–91 | SEG1-SEG60                      | 0    | LCD segment driver output pins                                                                                                                 |
|                   | 90–81           | COM1-COM10                      | 0    | LCD common driver output pins                                                                                                                  |
|                   | 73              | $V_{DD}$                        |      | Logic power supply pin                                                                                                                         |
|                   | 68              | V <sub>SS</sub>                 |      | GND pin                                                                                                                                        |
| Power supply      | 72              | $V_{HIN}$                       |      | High-voltage power supply pin                                                                                                                  |
|                   | 71, 69          | V <sub>0</sub> , V <sub>2</sub> |      | LCD bias pins                                                                                                                                  |
|                   | 70              | NC                              | _    | Should be left open.                                                                                                                           |

#### CS

Chip select input pin. A Schmitt circuit is internally connected to this pin. An "L" level selects the chip, and an "H" level does not select the chip. During the "L" level, internal registers can be accessed.

#### CP

Clock input pin for serial interface data I/O. A Schmitt circuit is internally connected to this pin. Data input to the DI/O pin is synchronized to the rising edge of the clock. Output from the DI/O pin is synchronized to the falling edge of the clock.

#### • DI/O

Serial interface data I/O pin. A Schmitt circuit is internally connected to this pin. This pin is in the output state only during the interval beginning when commands for key scan data read, RAM read or rotary encoder are written until the  $\overline{CS}$  signal rises. At all other times this pin is in the input state. (When reset, the input state is set.) The relation between data level of this pin and operation is listed below.

| Data level | LCD display | Key status | Rotary switch |
|------------|-------------|------------|---------------|
| "H"        | Light ON    | ON         | Count value   |
| "L"        | Light OFF   | OFF        | Count value   |

Key scan read and rotary encoder read READY signal output pin.

#### • OSC1

Input pin for RC oscillation. A Schmitt circuit is internally connected to this pin. An oscillation circuit is configured by connecting this pin and OSC2 with a resistor (R) placed across the connection (see figure below). Make the wiring between this pin and the resistor as short as possible. If an external master oscillation clock is to be input, input the master oscillation clock to this pin.

$$R = 56 \text{ k}\Omega$$
 (V<sub>DD</sub> = 4.5 to 5.5 V) R OSC2

#### • OSC2

Output pin for RC oscillation. A Schmitt circuit is internally connected to this pin. An oscillation circuit is configured by connecting this pin and OSC1 with a resistor (R) placed across the connection (see figure above). Make the wiring between this pin and the resistor as short as possible. If an external master oscillation clock is to be input, leave this pin unconnected (open).

#### • RESE

Reset signal input pin. A Schmitt circuit is internally connected to this pin. The initial state can be set by pulling this pin to an "L" level. Refer to the "Output, I/O and Register States in Response to Reset Input" page for the initial states of each register and display.

An internal pull-up resistor is connected to this pin. Connecting an external capacitor enables power-on reset.

#### • TEST

Test signal input pin. Connect this pin to V<sub>SS</sub>.

FEDL9092-01

#### • R0/C0 to R4/C4 (ML9092-01), R0 to R5 (ML9092-02/03), R0 to R4 (ML9092-04)

Key switch scan signal output pins. During the scan operation, "L" level signals are output in the order of R0/C0, R1/C1, ..., R4/C4 (ML9092-01) or R0, R1, ..., R5 (ML9092-02/03) or R0, R1, ..., R4 (ML9092-04). (Refer to the description under the heading "Key scan" for details.) For the ML9092-01, R0 to R4 can be used as the output ports for the general-purpose port C depending on the input signal to the KPS pin.

#### • C0/D0 to C4/D4 (ML9092-01), C0 to C3 (ML9092-02/03), C0 to C4 (ML9092-04)

Input pins that detect the key switch status. Pull-up resistors and a Schmitt circuit are internally connected to these pins. Assemble a key matrix between these pins and the R0/C0 to R4/C4 (ML9092-01) or R0 to R5 (ML9092-02/03) or R0 to R4 (ML9092-04) pins. For the ML9092-01, C0 to C4 can be used as the output ports for the general-purpose port D depending on the input signal to the KPS pin.

#### KPS

Input pin that selects whether the R0/C0 to R4/C4 pins and C0/D0 to C4/D4 pins are used to detect the key switch status or whether they are used as the output pins for the general-purpose ports C and D. When this pin is pulled to a "H" level, the R0/C0 to R4/C4 pins and C0/D0 to C4/D4 pins function as pins that detect the key switch status. When this pin is pulled to a "L" level, it functions as the output pin for the general-purpose ports C and D. This pin must be fixed at either a "H" or "L" level.

This pin is provided only for the ML9092-01.

#### A. B

Input pins for encoder format rotary switches. A Schmitt circuit is internally connected to these pins. When turning the rotary switch clockwise, input to the A pin a signal more advancing in phase than the B pin. When turning the rotary switch counterclockwise, input to the B pin a signal more advancing in phase than the A pin.

#### PA0

General-purpose port A output pin. This pin can output a current of -15 mA. If this pin is used to drive an LED, insert an external current limiting resistor in series with the LED. If this pin is not used, leave it unconnected (open).

#### • PB0 to PB2

Port B pins, which are used for PWM outputs. These pins are provided for the ML9092-01/04. Any pins not to be used should be left unconnected (open).

#### • SEG1 to SEG60(56)

Segment signal output pins for LCD driving. Any pins not to be used should be left unconnected (open). For the ML9092-01, only SEG1 to SEG56 apply.

### • COM1 to COM10

Common signal output pins for LCD driving. Any pins not to be used should be left unconnected (open).

#### V<sub>DD</sub>

Logic power supply connection pin.

#### $\bullet$ $V_{SS}$

Power supply GND connection pin.

#### $\bullet$ $V_{IN}$

Voltage doubler reference voltage input pin. A voltage twice that which is input to this pin is output to the  $V_{OUT}$  pin. When the voltage doubler is not used, connect this pin to GND.

This pin is provided for the ML9092-01/02.

#### • V<sub>S1</sub>-

Negative connection pin for the capacitor for the voltage doubler. Connect a 4.7  $\mu$ F ( $\pm 30\%$ ) capacitor between this pin and the  $V_{Cl}$ + pin. When the voltage doubler is not used, leave this pin unconnected (open). This pin is provided for the ML9092-01/02.

#### • V<sub>C1</sub>+

Positive connection pin for the capacitor for the voltage doubler. Connect a 4.7  $\mu$ F ( $\pm 30\%$ ) capacitor between this pin and the  $V_{S1}$ – pin. When the voltage doubler is not used, leave this pin unconnected (open). This pin is provided for the ML9092-01/02.

#### $\bullet$ V<sub>OUT</sub>

A voltage twice that which is input to the  $V_{\rm IN}$  pin is output to this pin. Connect a 4.7  $\mu F$  capacitor between this pin and the  $V_{\rm SS}$  pin. When the internal voltage doubler is not used, input the specified voltage to this pin from the outside. When built-in contrast adjustment (electronic volume) is used, leave the connection between this pin and the  $V_0$  pin open. The LCD drive voltage will be output from the  $V_0$  pin according to the contrast adjustment value. When built-in contrast adjustment is not used, connect this pin with the  $V_0$  pin. This pin is provided for the ML9092-01/02.

#### • V<sub>0</sub>, V<sub>2</sub>

LCD bias pins. A bias dividing resistor is connected to these pins. These pins are provided for the ML9092-01/02/04.

#### $\bullet$ $V_{HIN}$

LCD drive high voltage power supply connection pin. When built-in contrast adjustment (electronic volume) is used, input the LCD drive power supply voltage to this pin. The LCD drive voltage will be output from the  $V_0$  pin according to the contrast adjustment value. When built-in contrast adjustment is not used, strap the  $V_{HIN}$  pin and  $V_0$  pin outside the IC, and input the LCD drive voltage into both pins. This pin is provided for the ML9092-03/04.

#### • $V_0, V_1, V_2, V_3$

LCD bias pins. A bias dividing resistor is connected to these pins. When using a large-screen LCD, however, input the LCD bias voltage from outside the IC to these pins. This is applicable to the ML9092-03.

### ABSOLUTE MAXIMUM RATINGS

| Parameter                            | Symbol           | Condition | Rating                                             | Unit | Applicable Pins                                                                      |
|--------------------------------------|------------------|-----------|----------------------------------------------------|------|--------------------------------------------------------------------------------------|
| Power Supply Voltage                 | $V_{DD}$         | Ta = 25°C | -0.3 to +6.5                                       | V    | V <sub>DD</sub>                                                                      |
| High Power Supply Voltage            | V <sub>H</sub>   | Ta = 25°C | -0.3 to +18.0                                      | V    | V <sub>OUT</sub> , V <sub>HIN</sub>                                                  |
| Bias Voltage                         | $V_{BI}$         | Ta = 25°C | -0.3 to V <sub>OUT</sub> (V <sub>HIN</sub> ) + 0.3 | ٧    | V <sub>C1</sub> +, V <sub>0</sub> , V <sub>1</sub> , V <sub>2</sub> , V <sub>3</sub> |
| Voltage Doubler Reference<br>Voltage | V <sub>IN</sub>  | Ta = 25°C | -0.3 to V <sub>DD</sub> + 0.3                      | V    | V <sub>IN</sub>                                                                      |
| Input Voltage                        | Vı               | Ta = 25°C | -0.3 to V <sub>DD</sub> + 0.3                      | V    | CS, CP, DI/O, OSC1,<br>C0 to C3,<br>C0 to C4, C0/D0 to<br>C4/D4, KPS, A, B,<br>RESET |
|                                      |                  | Ta = 25°C | -20 to +3                                          | mA   | PA0                                                                                  |
| Output Current                       | I <sub>O</sub>   | Ta = 25°C | -3 to +4                                           | mA   | PB0 to PB2, R0/C0 to R4/C4, C0/D0 to C4/D4, R0 to R4, R0 to R5, DI/O, KREQ           |
| Power Dissipation                    | $P_D$            | Ta = 85°C | 190                                                | mW   | _                                                                                    |
| Storage Temperature                  | T <sub>stg</sub> | _         | -55 to +150                                        | °C   | _                                                                                    |

 $V_{\text{SS}}$  is the reference voltage potential for all pins.

### RECOMMENDED OPERATING CONDITIONS

| Parameter                                                               | Symbol           | Condition                                                                                                        | Range                   | Unit | Applicable Pins  |
|-------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|------|------------------|
| Power Supply Voltage                                                    | $V_{DD}$         | _                                                                                                                | 4.5 to 5.5              | V    | $V_{DD}$         |
| Externally Input Power<br>Supply Voltage 1<br>(Applies to ML9092-01/02) |                  | Voltage doubler<br>not used<br>(Contrast<br>adjustment used)                                                     | 4.5 to 16.5             | V    | V <sub>OUT</sub> |
|                                                                         | Vоит             | Voltage doubler not used & V <sub>OUT</sub> pin connected with V <sub>0</sub> pin (Contrast adjustment not used) | 4.0 to 16.5             | V    | $V_{OUT},V_{0}$  |
| Externally Input Power<br>Supply Voltage 2<br>(Applies to ML9092-03/04) |                  | Contrast adjustment used                                                                                         | 4.5 to 16.5             | V    | V <sub>HIN</sub> |
|                                                                         | V <sub>HIN</sub> | Contrast adjustment not used (V <sub>HIN</sub> pin connected with V <sub>0</sub> pin)                            | 4.0 to 16.5             | V    | $V_{HIN},V_0$    |
| Bias Voltage                                                            | $V_0$            | _                                                                                                                | 4.0 to 16.5             | V    | $V_0$            |
| Voltage Doubler Input<br>Voltage                                        | V <sub>IN</sub>  | _                                                                                                                | $0.8V_{DD}$ to $V_{DD}$ | V    | V <sub>IN</sub>  |
| Operating Frequency of<br>External Clock                                | f <sub>OPE</sub> |                                                                                                                  | 210 to 445              | kHz  | OSC1             |
| Oscillation Resistance                                                  | R                | $V_{DD}$ = 4.5 to 5.5 V                                                                                          | 56 <sup>*1</sup>        | kΩ   | OSC1, OSC2       |
| Operating Temperature                                                   | T <sub>op</sub>  | _                                                                                                                | -40 to +85              | °C   | _                |

 $V_{\text{SS}}$  is the reference voltage potential for all pins.

\*1: Use a resistor with an accuracy of  $\pm 2~\%$ 



### **ELECTRICAL CHARACTERISTICS**

### **Oscillating Frequency Characteristics**

 $(V_{DD}$  = 4.5 to 5.5 V,  $V_{OUT}(V_{HIN})$  = 4.5 to 16.5 V, Ta = -40 to +85°C)

| Parameter             | Symbol                            | Condition                           | Min. | Тур. | Max. | Unit | Applicable Pins |
|-----------------------|-----------------------------------|-------------------------------------|------|------|------|------|-----------------|
| Oscillating Frequency | £                                 | 56 kΩ                               | 210  | 306  | 445  | kHz  | OSC1. OSC2      |
|                       | t <sub>osc</sub> (resistor with a | (resistor with accuracy within ±2%) | 210  | 300  | 445  | KIZ  | 0301, 0302      |

#### **DC** Characteristics

 $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{OUT} (V_{HIN}) = 4.5 \text{ to } 16.5 \text{ V}, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

|                     | (VDD - 4.5       | ω 5.5 ν,                                                                   | VOUT (VHIN)         | - 4.5 10 10 | 0.5  V,  1a = -40  10  +65 |      |                                                                     |
|---------------------|------------------|----------------------------------------------------------------------------|---------------------|-------------|----------------------------|------|---------------------------------------------------------------------|
| Parameter           | Symbol           | Condition                                                                  | Min.                | Тур.        | Max.                       | Unit | Applicable Pins                                                     |
| "H" Input Voltage 1 | V <sub>IH1</sub> | When input externally                                                      | 0.85V <sub>DD</sub> | _           | _                          | V    | OSC1                                                                |
| "H" Input Voltage 2 | $V_{\text{IH2}}$ | _                                                                          | 0.85V <sub>DD</sub> | _           | _                          | V    | RESET                                                               |
| "H" Input Voltage 3 | V <sub>IH3</sub> | _                                                                          | 0.85V <sub>DD</sub> | _           | _                          | V    | CP, A, B, C0–C3,<br>C0/D0–C4/D4,C0–C4<br>CS, DI/O                   |
| "H" Input Voltage 4 | $V_{\text{IH4}}$ | _                                                                          | $0.8V_{DD}$         | _           | _                          | V    | KPS                                                                 |
| "L" Input Voltage 1 | V <sub>IL1</sub> | When input externally                                                      | _                   | _           | 0.15V <sub>DD</sub>        | V    | OSC1                                                                |
| "L" Input Voltage 2 | $V_{\text{IL}2}$ | _                                                                          | _                   | _           | $0.15V_{DD}$               | V    | RESET                                                               |
| "L" Input Voltage 3 | $V_{IL3}$        | _                                                                          | _                   | _           | 0.15V <sub>DD</sub>        | V    | CP, A, B, CS, DI/O,                                                 |
| "L" Input Voltage 4 | V <sub>IL4</sub> | _                                                                          | _                   | _           | 0.2V <sub>DD</sub>         | V    | KPS                                                                 |
| "L" Input Voltage 5 | V <sub>IL5</sub> | _                                                                          | _                   | _           | 0.23V <sub>DD</sub>        | ٧    | C0/D0-C4/D4,C0-C3,<br>C0-C4                                         |
| "H" Input Current 1 | I <sub>IH1</sub> | $V_I = V_{DD}$                                                             | _                   | _           | 10                         | μA   | RESET                                                               |
| "H" Input Current 2 | I <sub>IH2</sub> | $V_I = V_{DD}$                                                             | _                   | _           | 10                         | μA   | C0/D0-C4/D4,<br>C0-C3, C0-C4                                        |
| "H" Input Current 3 | I <sub>IH3</sub> | DI/O = Input mode,<br>All ports = HiZ,<br>V <sub>I</sub> = V <sub>DD</sub> | _                   | _           | 10                         | μA   | DI/O, PA0, PB0–PB2,<br>R0/C0–R4/C4,<br>C0/D0–C4/D4                  |
| "H" Input Current 4 | I <sub>IH4</sub> | $V_I = V_{DD}$                                                             | _                   | _           | 1                          | μA   | OSC1, $\overline{\text{CS}}$ , $\overline{\text{CP}}$ , KPS , A , B |
| "L" Input Current 1 | I <sub>IL1</sub> | $V_{DD} = 5 \text{ V}, V_{I} = 0 \text{ V}$                                | -0.1                | -0.05       | -0.02                      | mA   | RESET                                                               |
| "L" Input Current 2 | I <sub>IL2</sub> | V <sub>DD</sub> = 5 V, V <sub>I</sub> = 0 V                                | -0.9                | -0.45       | -0.18                      | mA   | C0/D0-C4/D4,<br>C0-C3,C0-C4                                         |
| "L" Input Current 3 | I <sub>IL3</sub> | DI/O = Input mode,<br>All ports = HiZ,<br>V <sub>I</sub> = 0 V             | -10                 | _           | _                          | μА   | DI/O, PA0, PB0–PB2,<br>R0/C0–R4/C4,<br>C0/D–C4/D4                   |
| "L" Input Current 4 | I <sub>IL4</sub> | V <sub>1</sub> = 0 V                                                       | -1                  | _           | _                          | μА   | OSC1, $\overline{\text{CS}}$ , $\overline{\text{CP}}$ , KPS, A,     |

| Danasatas            | 0                | 0                                                                                                   | N 4:                  | т    |             | 1.1  | A a a li a a la la Dia a                                                 |
|----------------------|------------------|-----------------------------------------------------------------------------------------------------|-----------------------|------|-------------|------|--------------------------------------------------------------------------|
| Parameter            | Symbol           |                                                                                                     | Min.                  | Тур. | Max.        | Unit | Applicable Pins                                                          |
| "H" Output Voltage 1 | V <sub>OH1</sub> | $I_0 = -0.4 \text{ mA}$                                                                             | $V_{DD} - 0.4$        | _    | _           | V    | DI/O, KREQ                                                               |
| "H" Output Voltage 2 | $V_{\text{OH2}}$ | $I_0 = -40 \mu A$                                                                                   | $0.9V_{DD}$           | _    | _           | V    | OSC2                                                                     |
| "H" Output Voltage 3 | V <sub>OH3</sub> | $I_0 = -15 \text{ mA}$                                                                              | V <sub>DD</sub> – 1.7 | _    | _           | V    | PA0                                                                      |
| "H" Output Voltage 4 | V <sub>OH4</sub> | I <sub>O</sub> = -2 mA<br>(When R0/C0-<br>R4/C4 and<br>C0/D0-C4/D4 are<br>used as ports C<br>and D) | V <sub>DD</sub> – 1.2 | _    | _           | V    | Only applies to<br>ML9092-01.<br>PB0-PB2,<br>R0/C0-R4/C4,<br>C0/D0-C4/D4 |
| "H" Output Voltage 5 | V <sub>OH5</sub> | $I_0 = -50 \mu A$<br>(When R0/C0–<br>R4/C4 are used<br>for key scanning)                            | V <sub>DD</sub> – 2.0 | _    | _           | V    | R0/C0-R4/C4(-01),<br>R0-R5 (-02, -03)<br>R0-R4 (-04)                     |
| "L" Output Voltage 1 | $V_{OL1}$        | $I_0 = 0.4 \text{ mA}$                                                                              | _                     | _    | 0.4         | V    | DI/O, KREQ                                                               |
| "L" Output Voltage 2 | $V_{OL2}$        | I <sub>O</sub> = 40 μA                                                                              | _                     | _    | $0.1V_{DD}$ | V    | OSC2                                                                     |
| "L" Output Voltage 3 | V <sub>OL3</sub> | I <sub>O</sub> = 1 mA<br>(When R0/C0–<br>R4/C4 and<br>C0/D0–C4/D4 are<br>used as ports C<br>and D)  | _                     | _    | 0.4         | V    | PA0, PB0-PB2,<br>C0/D0-C4/D4,<br>R0/C0-R4/C4                             |
| "L" Output Voltage 4 | V <sub>OL4</sub> | I <sub>O</sub> = 2.7 mA<br>(When R0/C0–<br>R4/C4 are used<br>for key scanning)                      | _                     | _    | 0.3         | V    | R0/C-R4/C4 (-01),<br>R0-R5 (-02, -03)<br>R0-R4 (-04)                     |

LAPIS Semiconductor

| $(V_{DD} = 4.5)$ | to 5.5 V, $V_{\rm C}$ | UT (VHIN) | = 4.5 to 16.5 | V, Ta = | –40 to +85°C) |  |
|------------------|-----------------------|-----------|---------------|---------|---------------|--|
|                  |                       |           |               |         |               |  |

| Parameter                                        | Symbol             | Condition                                                          | Min.                    | Тур. | Max.                    | Unit | Applicable<br>Pins |
|--------------------------------------------------|--------------------|--------------------------------------------------------------------|-------------------------|------|-------------------------|------|--------------------|
|                                                  | V <sub>OS0</sub>   | I <sub>O</sub> = -10 μA                                            | $V_0 - 0.6$             | _    | _                       | V    | SEG1-SEG56         |
| Segment Output                                   | V <sub>OS1</sub>   | I <sub>O</sub> = ±10 μA                                            | 2/4V <sub>0</sub> – 0.6 | _    | 2/4V <sub>0</sub> + 0.6 | V    | (SEG60 for         |
| Voltage 2<br>(1/5 bias)                          | V <sub>OS2</sub>   | I <sub>O</sub> = ±10 μA                                            | 2/4V <sub>0</sub> - 0.6 | _    | 2/4V <sub>0</sub> + 0.6 | V    | ML9092-02/03       |
| ,                                                | V <sub>OS3</sub>   | I <sub>O</sub> = +10 μA                                            | _                       | _    | V <sub>SS</sub> + 0.6   | V    | /04)               |
|                                                  | V <sub>OC0</sub>   | I <sub>O</sub> = -10 μA                                            | V <sub>0</sub> - 0.3    | _    | _                       | V    |                    |
| Common Output                                    | V <sub>OC1</sub>   | I <sub>O</sub> = ±10 μA                                            | $3/4V_0 - 0.3$          | _    | 3/4V <sub>0</sub> + 0.3 | V    | COM1-              |
| Voltage 1<br>(1/4 bias)                          | V <sub>OC2</sub>   | I <sub>O</sub> = ±10 μA                                            | 1/4V <sub>0</sub> – 0.3 | _    | 1/4V <sub>0</sub> + 0.3 | V    | COM10              |
|                                                  | V <sub>OC3</sub>   | I <sub>O</sub> = +10 μA                                            | _                       | _    | V <sub>SS</sub> + 0.3   | V    |                    |
| Supply Current 1<br>(Applies to<br>ML9092-01/02) | I <sub>DD1</sub>   | R = 56 kΩ Voltage doubler operating, No load *1                    | _                       | _    | 0.6                     | mA   | V <sub>DD</sub>    |
| Supply Current 2<br>(Applies to<br>ML9092-01/02) | I <sub>DD2</sub>   | External clock = 445 kHz Voltage doubler operating, No load *2     | 1                       | _    | 0.6                     | mA   | V <sub>DD</sub>    |
| Supply Current 3<br>(Applies to<br>ML9092-01/02) | I <sub>VIN</sub>   | External clock = 445 kHz Voltage doubler operating, No load *2     |                         | _    | 2                       | mA   | V <sub>IN</sub>    |
| Supply Current 4<br>(Applies to<br>ML9092-01/02) | I <sub>VHIN1</sub> | External clock = 445 kHz Voltage doubler not operating, No load *3 | l                       | _    | 1                       | mA   | V <sub>OUT</sub>   |
| Supply Current 5<br>(Applies to<br>ML9092-03/04) | I <sub>DD3</sub>   | R = 56 k $\Omega$<br>No load *4                                    | -                       | _    | 0.6                     | mA   | V <sub>DD</sub>    |
| Supply Current 6<br>(Applies to<br>ML9092-03/04) | I <sub>DD4</sub>   | External clock = 445 kHz<br>No load *5                             | 1                       | _    | 0.6                     | mA   | V <sub>DD</sub>    |
| Supply Current 7<br>(Applies to<br>ML9092-03/04) | I <sub>VHIN2</sub> | External clock = 445 kHz<br>No load *5                             | _                       | _    | 1                       | mA   | V <sub>HIN</sub>   |
| Supply Current 8<br>(Applies to<br>ML9092-03/04) | I <sub>DD5</sub>   | $R = 56 \text{ k}\Omega$ Voltage doubler not operating, No load *6 | _                       | _    | 100                     | μА   | $V_{DD}$           |

- \*1:
- \*2: \*3: \*4:
- Refer to the Current Measuring Circuit 1. Refer to the Current Measuring Circuit 2. Refer to the Current Measuring Circuit 3. Refer to the Current Measuring Circuit 4. Refer to the Current Measuring Circuit 5. Refer to the Current Measuring Circuit 6. \*5:

 $(V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{OUT} (V_{HIN}) = 4.5 \text{ to } 16.5 \text{ V}, Ta = -40 \text{ to } +85^{\circ}C)$ 

|                                    |                     | (*00 1.                                                                                                                                                   | 0 10 0.0 1, 1001 (          | ·         |                          | ٠, . ۵ | 10 10 100 0)                     |
|------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------|--------------------------|--------|----------------------------------|
| Parameter                          | Symbol              | Condition                                                                                                                                                 | Min.                        | Тур.      | Max.                     | Unit   | Applicable<br>Pins               |
| Voltage doubler<br>Voltage         | $V_{DB}$            | External clock = 210 kHz<br>$V_{IN} = 0.8 V_{DD}$ to $V_{DD}$<br>(*1)                                                                                     | V <sub>IN</sub> × 1.9 – 0.5 | 9.8<br>*3 | $V_{\text{IN}} \times 2$ | ٧      | V <sub>OUT</sub>                 |
| LCD driving voltage when           | V <sub>LCDMAX</sub> | V <sub>DD</sub> = 5 V, V <sub>OUT</sub> = 10 V<br>(Voltage doubler not<br>operating, but voltage<br>applied externally)<br>Contrast data = FH,<br>No load | 9.5                         | 9.8       | 10                       | V      | V <sub>0</sub> – V <sub>SS</sub> |
| internal variable resistor is used | V <sub>LCDMIN</sub> | V <sub>DD</sub> = 5 V, V <sub>OUT</sub> = 10 V<br>(Voltage doubler not<br>operating, but voltage<br>applied externally)<br>Contrast data = 0H,<br>No load | 6.7                         | 7         | 7.3                      | V      | v <sub>0</sub> – v <sub>SS</sub> |
| LCD Driving<br>Bias Resistance     | LBR                 | (*2)                                                                                                                                                      | 5                           | 9         | 14                       | kΩ     | V <sub>0</sub> – V <sub>ss</sub> |

- \*1 Refer to the Voltage Doubler Voltage Measuring Circuit.
- \*3  $V_{IN} = 5 \text{ V}, \text{ Ta} = 25^{\circ}\text{C}$



#### **Measuring Circuits**

### **Voltage Doubler Voltage Measuring Circuit**





\*1: For ML9092-01, these are SEG1–56, PB0–PB2, KPS, C0/D0–C4/D4, and R0/C0–R4/C4. For ML9092-02, these are SEG1–60, C0–C3, and R0–R5; PB0–PB2 and KPS are not provided.

#### **Current Measuring Circuit 3 Current Measuring Circuit 4** External LCD voltage applied External LCD voltage applied (External clock) (Internal oscillation) $I_{DD3}$ OPEN OPEN SEG1-SEG56(60) COM1-COM10 $V_{DD}$ SEG1-SEG60 COM1-COM10 $\breve{V}_{DD}$ Α $V_{IN}$ **OPEN** $V_{C1}$ + HIN В В V<sub>S1</sub>- $V_{\text{SS}} \\$ V<sub>o</sub> $V_{SS}$ **OPEN OPEN** $V_1$ $I_{VHIN1}$ **KREQ OPEN KREQ OPEN** $V_{OUT}$ (A) **OPEN** PA0 **OPEN** PA0 **OPEN** OSC<sub>2</sub> **OPEN** R = 56 kΩ OPEN OSC<sub>2</sub> $V_3$ osc1 |← ±2% OSC<sub>1</sub> $V_2$ **OPEN** f = 445 kHz **TEST TEST KPS** RESET RESET $-V_{DD}$ CS $V_{DD}$ CS (C0-C3) (C0-C4) (R0-R4) СP СP C0/D0-C4/D4 (R0-R5) C0-C3 DI/O PB0-PB2 DI/O PB0-PB2 R0/C0-R4/C4 R0-R5

**OPEN** 

### **Current Measuring Circuit 5**

OPEN -



- \*1: For ML9092-01, these are SEG1–56, PB0–PB2, KPS, C0/D0–C4/D4, and R0/C0–R4/C4. For ML9092-02, these are SEG1–60, C0–C3, and R0–R5; PB0–PB2 and KPS are not provided.
- \*2: For ML9092-03, these are C0–C3 and R0–R5; PB0–PB2 are not provided. For ML9092-04, these are C0–C4 and R0–R4; PB0–PB2 are provided.

### **Current Measuring Circuit 6**



\*2: For ML9092-03, these are C0–C3 and R0–R5; PB0–PB2 are not provided. For ML9092-04, these are C0–C4 and R0–R4; PB0–PB2 are provided.

### **Switching Characteristics**

 $(V_{DD}$  = 4.5 to 5.5 V,  $V_{OUT}(V_{HIN})$  = 4.5 to 16.5 V, Ta = -40 to +85°C)

|                                | (*00                              | 10 10 0.0  | 1111) 10 |      | ,    |
|--------------------------------|-----------------------------------|------------|----------|------|------|
| Parameter                      | Symbol                            | Condition  | Min.     | Max. | Unit |
| CP Clock Cycle Time            | t <sub>sys</sub>                  | _          | 500      | _    | ns   |
| CP "H" Pulse Width             | t <sub>WH</sub>                   | _          | 200      | _    | ns   |
| CP "L" Pulse Width             | t <sub>WL</sub>                   | _          | 200      | _    | ns   |
| CS "H" Pulse Width             | t <sub>WCH</sub>                  | _          | 100      | _    | ns   |
| CP Clock Rise/fall Time        | t <sub>r</sub> , t <sub>f</sub>   | _          | _        | 50   | ns   |
| CS Setup Time                  | t <sub>csu</sub>                  | _          | 30       | _    | ns   |
| CS Hold Time                   | t <sub>CHD</sub>                  | _          | 150      | _    | ns   |
| DI/O Setup Time                | t <sub>DSU</sub>                  | _          | 50       | _    | ns   |
| DI/O Hold Time                 | t <sub>DHD</sub>                  | _          | 50       | _    | ns   |
| DI/O Output Delay Time         | t <sub>DOD</sub>                  | CL = 50 pF | _        | 100  | ns   |
| DI/O Output OFF Delay Time     | t <sub>DOFF</sub>                 | CL = 50 pF | _        | 100  | ns   |
| RESET Pulse Width              | t <sub>WRE</sub>                  | _          | 2        | _    | μS   |
| External Clock Cycle Time      | t <sub>SES</sub>                  | _          | 1612     | 3389 | ns   |
| External Clock "H" Pulse Width | t <sub>WEH</sub>                  | _          | 645      | _    | ns   |
| External Clock "L" Pulse Width | tweL                              | _          | 645      | _    | ns   |
| External Clock Rise/fall Time  | t <sub>rE</sub> , t <sub>fE</sub> | _          | _        | 50   | ns   |

### **Key Scan Characteristics**

 $(V_{DD}$  = 4.5 to 5.5 V,  $V_{OUT}$   $(V_{HIN})$  = 4.5 to 16.5 V, Ta = -40 to +85°C)

| Parameter       | Symbol | Register setting | Dividing ratio | Osc     | Oscillation frequency |         |     |  |  |  |  |
|-----------------|--------|------------------|----------------|---------|-----------------------|---------|-----|--|--|--|--|
|                 |        | KT               |                | 210 kHz | 306kHz                | 445 kHz |     |  |  |  |  |
| Kay Coan Daried | т      | 0                | 1/1536         | 7.3     | 5.0                   | 3.5     | 200 |  |  |  |  |
| Key Scan Period | I scn  | 1                | 1/3072         | 14.6    | 10.0                  | 6.9     | ms  |  |  |  |  |

### Frame Frequency, PWM Frequency, and Voltage Doubler Frequency Characteristics

 $(V_{DD}$  = 4.5 to 5.5 V,  $V_{OUT}$   $(V_{HIN})$  = 4.5 to 16.5 V, Ta = -40 to +85°C)

|                                        |                                 |        | ( • 00       | 7.0 to 0.0 v, v <sub>00</sub> | 1 (VIIIN) - T | .o to 10.0 v,               | 14 - +0 to | .00 0) |
|----------------------------------------|---------------------------------|--------|--------------|-------------------------------|---------------|-----------------------------|------------|--------|
| Model                                  | Parameter                       | Symbol | Display duty | Dividing ratio                | Oso           | Unit                        |            |        |
| Model                                  | Parameter                       | Symbol | Display duty | Dividing ratio                | 210 kHz       | 210 kHz   306 kHz   445 kHz |            | Offic  |
| MI 0003                                | MI 0000                         |        | 1/8          | 1/2560                        | 82            | 120                         | 174        |        |
| ML9092- Frame<br>01/02/03/04 Frequency | FRM                             | 1/9    | 1/2520       | 83                            | 121           | 177                         |            |        |
|                                        | requeries                       |        | 1/10         | 1/2560                        | 82            | 120                         | 174        |        |
| ML9092-<br>01/04                       | PWM<br>Frequency                | PWM    | ı            | 1/1020                        | 205           | 300                         | 436        | Hz     |
| ML9092-<br>01/02                       | Voltage<br>Doubler<br>Frequency | _      | _            | 1/64                          | 3281          | 4781                        | 6953       |        |

## **Switching Characteristics of Rotary Switch**

 $(V_{DD}$  = 4.5 to 5.5 V,  $V_{OUT}$   $(V_{HIN})$  = 4.5 to 16.5 V, Ta = -40 to +85°C)

| Parameter                       | Symbol           | Condition                         | Min. | Тур. | Max. | Unit |
|---------------------------------|------------------|-----------------------------------|------|------|------|------|
| Phase Recognition Time (A to B) | t <sub>SAW</sub> |                                   | 950  | _    | _    | μS   |
| Phase Recognition Time (B to A) | t <sub>SBW</sub> | $R = 56 \text{ k}\Omega \pm 2\%,$ | 950  | _    | _    | μS   |
| Phase Input Fixed Time          | t <sub>AB</sub>  |                                   | 950  | _    | _    | μS   |

### Clock synchronous serial interface timing diagrams

Clock synchronous serial interface input timing



Clock synchronous serial interface input—output timing



### Reset timing



#### External clock



### **Key scan timing**



### Frame frequency



### PWM output frequency for port B (applies to ML9092-01/04)



### Rotary switch input timing



### **Instruction Code List (ML9092-01)**

|     |                        |         |    | Instru | uction  | Cod | е       |         |    | Data      |           |           |          |      |          |          |          |                                                                                                                                                                                                                             |  |  |
|-----|------------------------|---------|----|--------|---------|-----|---------|---------|----|-----------|-----------|-----------|----------|------|----------|----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| No. | Instruction            | Fixe    |    | R/W    |         |     | ster N  |         |    |           |           |           |          |      |          |          |          | Description                                                                                                                                                                                                                 |  |  |
| 0   |                        | D7<br>1 | D6 | D5     | D4<br>0 | D3  | D2<br>0 | D1<br>0 | D0 | D7<br>ST2 | D6<br>ST1 | D5<br>ST0 | D4<br>S4 | D3   | D2<br>S2 | D1<br>S1 | D0<br>S0 | Reads scan read timing bits (ST0 to ST2) and key scan data (S0 to S4) of the key scan register.                                                                                                                             |  |  |
| Ľ   | Key scan register read | 1       | 1  | 1      | U       | U   | U       | U       | U  | 512       | 511       | 510       | 54       | 53   | 52       | 51       | 50       | , , ,                                                                                                                                                                                                                       |  |  |
| 1   | Display data RAM write | 1       | 1  | 0      | 0       | 0   | 0       | 0       | 1  | D7        | D6        | D5        | D4       | D3   | D2       | D1       | D0       | Writes display data (D0 to D7) in the display data RAM after setting the X address of Y address.                                                                                                                            |  |  |
| 1   | Display data RAM read  | 1       | 1  | 1      | 0       | 0   | 0       | 0       | 1  | D7        | D6        | D5        | D4       | D3   | D2       | D1       | D0       | Reads display data (D0 to D7) from the display data RAM after setting the X address of Y address.                                                                                                                           |  |  |
| 2   | X address register set | 1       | 1  | 0      | 0       | 0   | 0       | 1       | 0  | -         | -         | -         | -        | Х3   | X2       | X1       | X0       | Sets the X address (X0 to X3) of the display data RAM.                                                                                                                                                                      |  |  |
| 3   | Y address register set | 1       | 1  | 0      | 0       | 0   | 0       | 1       | 1  | -         | -         | -         | -        | Y3   | Y2       | Y1       | Y0       | Sets the Y address (Y0 to Y3) of the display data RAM.                                                                                                                                                                      |  |  |
| 4   | Port register A set    | 1       | 1  | 0      | 0       | 0   | 1       | 0       | 0  | -         | -         | -         | -        | -    | -        | -        | PTA0     | Controls the output of the general-purpose port A (PTA0).                                                                                                                                                                   |  |  |
| 5   | Port register B set    | 1       | 1  | 0      | 0       | 0   | 1       | 0       | 1  | -         | -         | -         | -        | -    | PTB2     | PTB1     | PTB0     | Controls the output of the general-purpose port B (PTB0 to PTB2).                                                                                                                                                           |  |  |
| 6   | Port register C set    | 1       | 1  | 0      | 0       | 0   | 1       | 1       | 0  | -         | -         | -         | PTC4     | PTC3 | PTC2     | PTC1     | PTC0     | Controls the output of the general-purpose port C (PTC0 to PTC4)                                                                                                                                                            |  |  |
| 7   | Port register D set    | 1       | 1  | 0      | 0       | 0   | 1       | 1       | 1  | -         | -         | -         | PTD4     | PTD3 | PTD2     | PTD1     | PTD0     | Controls the output of the general-purpose port D (PTD0 to PTD4).                                                                                                                                                           |  |  |
| 8   | Control register 1 set | 1       | 1  | 0      | 0       | 1   | 0       | 0       | 0  | INC       | WLS       | KT        | SHL      | BE   | PE       | DTY1     | DTY0     | Sets the address increment X or Y direction (INC), display data word length (WLS), key scan time (KT), common driver shift direction (SHL), voltage doubler control (BE), port control (PE), and display duty (DTY0, DTY1). |  |  |
| 9   | Control register 2 set | 1       | 1  | 0      | 0       | 1   | 0       | 0       | 1  | 0         | 0         | 0         | 0        | 0    | 0        | 0        | DISP     | Sets display ON/OFF (DISP).                                                                                                                                                                                                 |  |  |
| Α   | Rotary encoder read    | 1       | 1  | 1      | 0       | 1   | 0       | 1       | 0  | Q4        | Q4        | Q4        | Q4       | Q4   | Q3       | Q2       | Q1       | Reads the counter bits (Q1 to Q4) of the rotary encoder.                                                                                                                                                                    |  |  |
| В   | Contrast ADJ set       | 1       | 1  | 0      | 0       | 1   | 0       | 1       | 1  | -         | -         | -         | -        | СТЗ  | CT2      | CT1      | СТО      | Sets contrast adjustment values with the contrast adjustment bits (CT0 to CT3).                                                                                                                                             |  |  |
| С   | PWM0 register set      | 1       | 1  | 0      | 0       | 1   | 1       | 0       | 0  | PW07      | PW06      | PW05      | PW04     | PW03 | PW02     | PW01     | PW00     | Sets the pulse width to be output from general-purpose port B (PTB0) with the bits (PW00 to PW07) of PWM0.                                                                                                                  |  |  |
| D   | PWM1 register set      | 1       | 1  | 0      | 0       | 1   | 1       | 0       | 1  | PW17      | PW16      | PW15      | PW14     | PW13 | PW12     | PW11     | PW10     | Sets the pulse width to be output from general-purpose port B (PTB1) with the bits (PW10 to PW17) of PWM1.                                                                                                                  |  |  |
| Е   | PWM2 register set      | 1       | 1  | 0      | 0       | 1   | 1       | 1       | 0  | PW27      | PW26      | PW25      | PW24     | PW23 | PW22     | PW21     | PW20     | Sets the pulse width to be output from general-purpose port B (PTB2) with the bits (PW20 to PW27) of PWM2.                                                                                                                  |  |  |
| F   | Test register set      | 1       | 1  | 0      | 0       | 1   | 1       | 1       | 1  | _         | _         | _         | T5       | T4   | Т3       | T2       | T1       | Test instruction exclusively used by manufacturer (T1 to T5). Customers must not use this instruction.                                                                                                                      |  |  |

PE

: Port enable/disable select bit 1: All ports enable 0: All ports go into high impedance for output
: Display duty select bits (1/8, 1/9, 1/10)
: Display ON/OFF select bit 1: Display ON, 0: Display OFF
: Rotary encoder switch count bits (2's complement)
: Contrast adjustment bit
: PWM0 setting bits
: PWM1 setting bits
: PWM1 setting bits
: PWM2 setting bits
: Bits for test instruction. Customers should not access these bits.

Notes:
R/W
ST0 to ST2
S0 to S4
D0 to D7
X0 to X3
Y0 to Y3
PTA0
PTB0 to PTB2
PTC0 to PTC4
PTD0 to PTD4
INC
WLS
KT
SHL : Read/write select bit
: Key scan read count display bits
: Key scan data
: Write or read data of the display data RAM
: X addresses of the display data RAM
: Y addresses of the display data RAM
: Port A data
: Port B output control
: Port C data
: Port D data
: Display data RAM address increment. 1: X direction, 0: Y direction
: Word length select bit
: 1: 6 bits, 0: 8 bits
: Key scan period select bit
: 1: 10 ms, 0: 0.5 ms
: Common driver shift direction select bit
: COM10→COM1, 0: COM1→COM10
: Voltage doubler control bit
: Voltage doubler enable
0: Voltage doubler data DTY0, DTY1 DISP Q1 to Q4 CT0 to CT3 PW00 to PW07 PW10 to PW17 PW20 to PW2 T1 to T5

: Don't Care

BE

: Voltage doubler control bit

### Instruction Code List (ML9092-02/03)

|     |                        | Instruction Code |       |         |         |         |         |         |         |           |           |           | Data    |          |          |          |      |                                                                                                                                                                                                                                                         |  |  |  |
|-----|------------------------|------------------|-------|---------|---------|---------|---------|---------|---------|-----------|-----------|-----------|---------|----------|----------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| No. | Instruction            |                  | d bit |         |         |         | ster N  |         | -       |           |           |           |         |          |          |          | D0   | Description                                                                                                                                                                                                                                             |  |  |  |
| 0   | Key scan register read | D7               | D6    | D5<br>1 | D4<br>0 | D3<br>0 | D2<br>0 | D1<br>0 | D0<br>0 | D7<br>ST2 | D6<br>ST1 | D5<br>ST0 | D4<br>0 | D3<br>S3 | D2<br>S2 | D1<br>S1 | S0   | Reads scan read timing bits (ST0 to ST2) and key scan data (S0 to S4) of the key scan register.                                                                                                                                                         |  |  |  |
| 1   | Display data RAM write | 1                | 1     | 0       | 0       | 0       | 0       | 0       | 1       | D7        | D6        | D5        | D4      | D3       | D2       | D1       | D0   | Writes display data (D0 to D7) in the display data RAM after setting the X address of Y address.                                                                                                                                                        |  |  |  |
| 1   | Display data RAM read  | 1                | 1     | 1       | 0       | 0       | 0       | 0       | 1       | D7        | D6        | D5        | D4      | D3       | D2       | D1       | D0   | Reads display data (D0 to D7) from the display data RAM after setting the X address of Y address.                                                                                                                                                       |  |  |  |
| 2   | X address register set | 1                | 1     | 0       | 0       | 0       | 0       | 1       | 0       | -         | -         | -         | -       | ХЗ       | X2       | X1       | X0   | Sets the X address (X0 to X3) of the display data RAM.                                                                                                                                                                                                  |  |  |  |
| 3   | Y address register set | 1                | 1     | 0       | 0       | 0       | 0       | 1       | 1       | -         | -         | 1         | 1       | Y3       | Y2       | Y1       | Y0   | Sets the Y address (Y0 to Y3) of the display data RAM.                                                                                                                                                                                                  |  |  |  |
| 4   | Port register A set    | 1                | 1     | 0       | 0       | 0       | 1       | 0       | 0       | -         | 1         | -         | -       | -        | -        | -        | PTA0 | Controls the output of the general-purpose port A (PTA0).                                                                                                                                                                                               |  |  |  |
| 8   | Control register 1 set | 1                | 1     | 0       | 0       | 1       | 0       | 0       | 0       | INC       | WLS       | KT        | SHL     | (BE)     | PE       | DTY1     | DTY0 | Sets the address increment X or Y direction (INC), display data word length (WLS), key scan time (KT), common driver shift direction (SHL), voltage doubler control (BE) (only applies to ML9092-02), port control (PE), and display duty (DTY0, DTY1). |  |  |  |
| 9   | Control register 2 set | 1                | 1     | 0       | 0       | 1       | 0       | 0       | 1       | 0         | 0         | 0         | 0       | 0        | 0        | (STB)    | DISP | Sets or releases standby mode (only applies to ML9092-<br>03) and also sets display ON/OFF (DISP).                                                                                                                                                      |  |  |  |
| Α   | Rotary encoder read    | 1                | 1     | 1       | 0       | 1       | 0       | 1       | 0       | Q4        | Q4        | Q4        | Q4      | Q4       | Q3       | Q2       | Q1   | Reads the counter bits (Q1 to Q4) of the rotary encoder.                                                                                                                                                                                                |  |  |  |
| В   | Contrast ADJ set       | 1                | 1     | 0       | 0       | 1       | 0       | 1       | 1       | 1         | -         | -         | 1       | СТЗ      | CT2      | CT1      | СТО  | Sets contrast adjustment values with the contrast adjustment bits (CT0 to CT3).                                                                                                                                                                         |  |  |  |
| F   | Test register set      | 1                | 1     | 0       | 0       | 1       | 1       | 1       | 1       | -         | -         | -         | T5      | T4       | Т3       | T2       | T1   | Test instruction exclusively used by manufacturer (T1 to T5). Customers should not use this instruction.                                                                                                                                                |  |  |  |

PE : Port enable/disable select bit 1: All ports enable 0: All ports go into high impedance for output DTY0, DTY1 : Display duty select bits (1/8, 1/9, 1/10)

STB (only applies to ML9092-03)

Notes: R/W ST0 to ST2 S0 to S3 D0 to D7 X0 to X3 Y0 to Y3 PTA0 INC WLS KT SHL : Read/write select bit 1:Read, 0:Write
: Key scan read count display bits
: Key scan data
: Write or read data of the display data RAM
: X addresses of the display data RAM
: Y addresses of the display data RAM
: Y addresses of the display data RAM
: Port A data
: Display data RAM address increment. 1: X direction, 0: Y direction
: Word length select bit 1: 6 bits, 0: 8 bits
: Key scan period select bit 1: 10 ms, 0: 0.5 ms
: Common driver shift direction select bit
1: COM10→COM1, 0: COM1→COM10
to ML9092-02) : Standby mode/normal mode select bit 1: Standby mode, 0: Normal mode : Display ON/OFF select bit 1: Display ON, 0: Display OFF : Rotary encoder switch count bits (2's complement) : Contrast adjustment bit

DISP Q1 to Q4 CT0 to CT3

: Bits for test instruction. Customers should not access these bits. T1 to T5

BE (only applies to ML9092-02) : Voltage doubler control bit : Don't Care

Voltage doubler enable
 Voltage doubler disable

### **Instruction Code List (ML9092-04)**

|     |                        |            |   |           |   | Cod        |              |          |    |      |      |      | Data |      |      |      |      |                                                                                                                                                                                               |
|-----|------------------------|------------|---|-----------|---|------------|--------------|----------|----|------|------|------|------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Instruction            | Fixe<br>D7 |   | R/W<br>D5 |   | Regi<br>D3 | ster N<br>D2 | 0.<br>D1 | D0 | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Description                                                                                                                                                                                   |
| 0   | Key scan register read | 1          | 1 | 1         | 0 | 0          | 0            | 0        | 0  | ST2  | ST1  | ST0  | S4   | S3   | S2   | S1   |      | Reads scan read timing bits (ST0 to ST2) and key scan data (S0 to S4) of the key scan register.                                                                                               |
| 1   | Display data RAM write | 1          | 1 | 0         | 0 | 0          | 0            | 0        | 1  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Writes display data (D0 to D7) in the display data RAM after setting the X address of Y address.                                                                                              |
| 1   | Display data RAM read  | 1          | 1 | 1         | 0 | 0          | 0            | 0        | 1  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Reads display data (D0 to D7) from the display data RAM after setting the X address of Y address.                                                                                             |
| 2   | X address register set | 1          | 1 | 0         | 0 | 0          | 0            | 1        | 0  | -    | -    | -    | -    | Х3   | X2   | X1   | X0   | Sets the X address (X0 to X3) of the display data RAM.                                                                                                                                        |
| 3   | Y address register set | 1          | 1 | 0         | 0 | 0          | 0            | 1        | 1  | -    | -    | -    | -    | Y3   | Y2   | Y1   | Y0   | Sets the Y address (Y0 to Y3) of the display data RAM.                                                                                                                                        |
| 4   | Port register A set    | 1          | 1 | 0         | 0 | 0          | 1            | 0        | 0  | -    | -    | -    | -    | -    | -    | -    | PTA0 | Controls the output of the general-purpose port A (PTA0).                                                                                                                                     |
| 5   | Port register B set    | 1          | 1 | 0         | 0 | 0          | 1            | 0        | 1  | -    | -    | -    | -    | -    | PTB2 | PTB1 | PTB0 | Controls the output of the general-purpose port B (PTB0 to PTB2).                                                                                                                             |
| 8   | Control register 1 set | 1          | 1 | 0         | 0 | 1          | 0            | 0        | 0  | INC  | WLS  | кт   | SHL  | =    | PE   | DTY1 | DTY0 | Sets the address increment X or Y direction (INC), display data word length (WLS), key scan time (KT), common driver shift direction (SHL), port control (PE), and display duty (DTY0, DTY1). |
| 9   | Control register 2 set | 1          | 1 | 0         | 0 | 1          | 0            | 0        | 1  | 0    | 0    | 0    | 0    | 0    | 0    | STB  | DISP | Sets or releases standby mode and also sets display ON/OFF (DISP).                                                                                                                            |
| Α   | Rotary encoder read    | 1          | 1 | 1         | 0 | 1          | 0            | 1        | 0  | Q4   | Q4   | Q4   | Q4   | Q4   | Q3   | Q2   | Q1   | Reads the counter bits (Q1 to Q4) of the rotary encoder.                                                                                                                                      |
| В   | Contrast ADJ set       | 1          | 1 | 0         | 0 | 1          | 0            | 1        | 1  | -    | -    | -    | -    | СТЗ  | CT2  | CT1  |      | Sets contrast adjustment values with the contrast adjustment bits (CT0 to CT3).                                                                                                               |
| С   | PWM0 register set      | 1          | 1 | 0         | 0 | 1          | 1            | 0        | 0  | PW07 | PW06 | PW05 | PW04 | PW03 | PW02 | PW01 |      | Sets the pulse width to be output from general-purpose port B (PTB0) with the bits (PW00 to PW07) of PWM0.                                                                                    |
| D   | PWM1 register set      | 1          | 1 | 0         | 0 | 1          | 1            | 0        | 1  | PW17 | PW16 | PW15 | PW14 | PW13 | PW12 | PW11 |      | Sets the pulse width to be output from general-purpose port B (PTB1) with the bits (PW10 to PW17) of PWM1.                                                                                    |
| Е   | PWM2 register set      | 1          | 1 | 0         | 0 | 1          | 1            | 1        | 0  | PW27 | PW26 | PW25 | PW24 | PW23 | PW22 | PW21 | PW20 | Sets the pulse width to be output from general-purpose port B (PTB2) with the bits (PW20 to PW27) of PWM2.                                                                                    |
| F   | Test register set      | 1          | 1 | 0         | 0 | 1          | 1            | 1        | 1  | -    | -    | -    | T5   | T4   | Т3   | T2   | T1   | Test instruction exclusively used by manufacturer (T1 to T5). Customers must not use this instruction.                                                                                        |

: Port enable/disable select bit 1: All ports enable 0: All ports go into high impedance for output 1: Display duty select bits (1/8, 1/9, 1/10) 1: Standby mode/normal mode select bit 1: Standby mode, 0: Normal mode 1: Display ON/OFF select bit 1: Display ON, 0: Display OFF Rotary encoder switch count bits (2's complement) 1: Oontreat adjustment bit 1: PWM0 setting bits 1: PWM1 setting bits 1: PWM2 setting bits 2: PWM2 setting bits 3: Bits for test instruction. Customers should not access these bits.

Notes:
R/W
ST0 to ST2
S0 to S4
D0 to D7
X0 to X3
Y0 to Y3
PTA0
PTB0 to PTB2
INC
WLS
KT
SHL : Read/write select bit 1:Read, 0: Write
: Key scan read count display bits
Key scan read count display bits
Key scan read data
: Write or read data of the display data RAM
: X addresses of the display data RAM
: Y addresses of the display data RAM
: Port A data
: Port B output control
: Display data RAM address increment. 1: X direction, 0: Y direction
: Word length select bit
: 1: 6 bits, 0: 8 bits
: Key scan period select bit
: Common driver shift direction select bit
: COM10→COM1, 0: COM1→COM10

PW20 to PW2
T1 to T5

: Don't Care

### **Clock Synchronous Serial Transfer Example (WRITE)**



# Clock Synchronous Serial Continuous Data Transfer Example (WRITE: Example of display data RAM write)



\*1: Be sure to write data in 8 bits. If the  $\overline{\text{CS}}$  signal falls when data input operation in 8 bits is not complete, the last 8-bit data write is invalid. (The previously written data is valid.)

### Clock Synchronous Serial Continuous Data Transfer Example (READ)



\*2: A reading state appears only when the R/W bit is "1". The read data is valid only when the register is set to key scan read mode, rotary encoder read mode or display data read mode. Otherwise, the read data is invalid (undefined data will be read out).

## Output Pin, I/O Pin and Register States When Reset Is Input

Pin and register states while the RESET input is pulled to a "L" level are listed below.

| Output pin, I/O pin                                                                               | State                                                 |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|
| DI/O                                                                                              | Input state                                           |  |  |  |  |  |
| KREQ                                                                                              | "L" (V <sub>SS</sub> )                                |  |  |  |  |  |
| OSC2                                                                                              | Oscillating state                                     |  |  |  |  |  |
| R0/C0 to R4/C4 (when these pins are used for key scanning in ML9092-01); R0 to R5 (ML9092-02/03); | "L" (Vss)                                             |  |  |  |  |  |
| R0 toR4 (ML9092-04)                                                                               |                                                       |  |  |  |  |  |
| R0/C0 to R4/C4 (when these pins are used as port C outputs in ML9092-01)                          | High impedance                                        |  |  |  |  |  |
| C0/D0 to C4/D4 (when these pins are used as port D outputs in ML9092-01)                          | High impedance (any pull-up resistors are turned off) |  |  |  |  |  |
| PA0                                                                                               | High impedance                                        |  |  |  |  |  |
| PB0 to PB2 (ML9092-01/04)                                                                         | High impedance                                        |  |  |  |  |  |
| SEG1 to SEG56 (ML9092-01);                                                                        | V                                                     |  |  |  |  |  |
| SEG1 to SEG60 (ML9092-02/03/04)                                                                   | Vss                                                   |  |  |  |  |  |
| COM1 to COM10                                                                                     | Vss                                                   |  |  |  |  |  |

| Register                         | State                                              |
|----------------------------------|----------------------------------------------------|
| Key scan register                | Reset to "0"                                       |
| Display data register            | Display data is retained                           |
| X address register               | Reset to "0"                                       |
| Y address register               | Reset to "0"                                       |
| Port A register                  | Reset to "0"                                       |
| Port B register (ML9092-01/04)   | Reset to "0"                                       |
| Port C register                  | Reset to "0"                                       |
| (When KPS = "0" in ML9092-01)    | Reset to 0                                         |
| Port D register                  | Reset to "0"                                       |
| (When KPS = "0" in ML9092-01)    | Neset to 0                                         |
| Control register 1               | Bits INC and KT are set to "1".                    |
| Control register 1               | Bits WLS, SHL, PE, DTY1 and DTY0 are reset to "0". |
| Control register 2               | Display OFF, normal mode                           |
| Control register 2               | (Standby mode is released)                         |
| Rotary encoder read register     | Reset to "0"                                       |
| Contrast ADJ register            | Set to "F"                                         |
| PWM0 register (for ML9092-01/04) | Reset to "0"                                       |
| PWM1 register (for ML9092-01/04) | Reset to "0"                                       |
| PWM2 register (for ML9092-01/04) | Reset to "0"                                       |

## **Power-On Reset**

The capacitance of an external capacitor that is connected to the  $\overline{RESET}$  pin must be  $C_{RST}[\mu F] \ge 12.5 \times T_R[s]$ , where  $T_R$  is the rise time taken until the power supply voltage to be supplied to the ML9092-01/02/03/04 reaches  $0.9V_{DD}$  (4.5 V) from  $0.1V_{DD}$ , and  $C_{RST}$  is the capacitance of an external capacitor connected to the  $\overline{RESET}$  pin. (For example, if  $T_R = 10$  [ms], then  $C_{RST} \ge 0.125$  [ $\mu F$ ]) The pulse width when an external reset signal is input should be  $T_R$  or more.

Set an instruction at least 10  $\mu s$  after the reset signal reaches  $0.85 V_{DD}$  or more.

Thereafter, this IC is accessible.



# **Serial Interface Operation**

#### • Instruction code

A register that transfers display data, key scan data, etc. according to the content of the instruction code is selected (see below).

| D7  | D6  | D5  | D4              | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----------------|----|----|----|----|
| "1" | "1" | R/W | Register number |    |    |    |    |

(1) D7, D6 (fixed at "1")

When selecting the start byte register, always write a "1" to bits D7 and D6.

- (2) D5 (R/W) (Read mode/write mode select bit)
  - 1: Read mode is selected
  - 0: Write mode is selected
- (3) D4 to D0 (Register number)

The correspondence between the start byte contents and the registers and display data RAM is shown in the table below.

| D6 | D5                                                       | D4                                                                 | D3                                                                                                                                                                                                                                                                                                                                              | D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Register name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----|----------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | 0                                                        | 1                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Key scan register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1  | 1                                                        | 1/0                                                                | 0                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Display data RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | X address register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Y address register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Port A register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Port B register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Port C register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1  | 0                                                        | 0                                                                  | 0                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Port D register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Control register1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Control register 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1  | 1                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Rotary encoder register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Contrast ADJ register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWM0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWM1 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1  | 0                                                        | 0                                                                  | 1                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWM2 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|    | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 1 0<br>1 1<br>1 0<br>1 0<br>1 0<br>1 0<br>1 0<br>1 0<br>1 0<br>1 0 | 1     0     1       1     1     1/0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0       1     0     0 | 1       0       1       0         1       1       1/0       0         1       0       0       0         1       0       0       0         1       0       0       0         1       0       0       0         1       0       0       0         1       0       0       1         1       0       0       1         1       0       0       1         1       0       0       1         1       0       0       1         1       0       0       1         1       0       0       1         1       0       0       1 | 1       0       1       0       0         1       1       1/0       0       0         1       0       0       0       0         1       0       0       0       0         1       0       0       0       1         1       0       0       0       1         1       0       0       0       1         1       0       0       1       0         1       0       0       1       0         1       0       0       1       0         1       0       0       1       0         1       0       0       1       0         1       0       0       1       1         1       0       0       1       1         1       0       0       1       1         1       0       0       1       1         1       0       0       1       1         1       0       0       1       1         1       0       0       1       1         1       0       0 </td <td>1       0       1       0       0       0         1       1       1/0       0       0       0         1       0       0       0       0       1         1       0       0       0       0       1         1       0       0       0       1       0         1       0       0       0       1       1         1       0       0       0       1       1         1       0       0       0       1       1         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       1         1       0       0       1       1       0         1       0       0       1       1       0         1       0       0       1       1</td> <td>1       0       1       0       0       0       0         1       1       1/0       0       0       0       1         1       0       0       0       0       1       0         1       0       0       0       0       1       1         1       0       0       0       1       0       0         1       0       0       0       1       1       0         1       0       0       0       1       1       1       0         1       0       0       0       1       1       1       1       1         1       0       0       1       0       0       0       1       1       0       0       0       1       1       0       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1</td> | 1       0       1       0       0       0         1       1       1/0       0       0       0         1       0       0       0       0       1         1       0       0       0       0       1         1       0       0       0       1       0         1       0       0       0       1       1         1       0       0       0       1       1         1       0       0       0       1       1         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       0         1       0       0       1       0       1         1       0       0       1       1       0         1       0       0       1       1       0         1       0       0       1       1 | 1       0       1       0       0       0       0         1       1       1/0       0       0       0       1         1       0       0       0       0       1       0         1       0       0       0       0       1       1         1       0       0       0       1       0       0         1       0       0       0       1       1       0         1       0       0       0       1       1       1       0         1       0       0       0       1       1       1       1       1         1       0       0       1       0       0       0       1       1       0       0       0       1       1       0       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1       0       0       1       1 |

## **Description of the Data Section in Instructions**

• Key scan register (KR)—Read (for ML9092-01/04)

| D7  | D6  | D5  | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|----|----|----|----|----|
| ST2 | ST1 | ST0 | S4 | S3 | S2 | S1 | S0 |

#### (1) D7 to D5 (ST2 to ST0) (Key scan read count display bits)

25-bit key scan data is divided into 5 groups and read. The read count is indicated by bits ST2 to ST0. Every time key scan data is read, these bits are automatically incremented over the range of "000" to "100". After counting to "100", this counter is reset to "000" and then again incremented from "000", thereafter repeating this cycle. If the  $\overline{\text{CS}}$  signal is risen up during the cycle of counting, the scan read counter bits are returned to "000". If the  $\overline{\text{RESET}}$  pin is pulled to a "L" level, these bits are reset to "0".

## (2) D4 to D0 (S4 to S0) (Key scan read data bits)

These bits are read as 25-bit serial data that expresses the key switch status (1 = ON, 0 = OFF). Data is divided into 5 groups and read. (For the read order, refer to the description below.) The read count is indicated by bits ST2 to ST0

The correspondence between the scan read count data, key scan data and key matrix switches is shown below. If the  $\overline{RESET}$  pin is pulled to a "L" level, these bits are reset to "0".

| ST2 | ST1 | ST0 | S4   | S3   | S2   | S1   | S0   |    |
|-----|-----|-----|------|------|------|------|------|----|
| 0   | 0   | 0   | SW04 | SW03 | SW02 | SW01 | SW00 | R0 |
| 0   | 0   | 1   | SW14 | SW13 | SW12 | SW11 | SW10 | R1 |
| 0   | 1   | 0   | SW24 | SW23 | SW22 | SW21 | SW20 | R2 |
| 0   | 1   | 1   | SW34 | SW33 | SW32 | SW31 | SW30 | R3 |
| 1   | 0   | 0   | SW44 | SW43 | SW42 | SW41 | SW40 | R4 |

Note: SW00 to SW44 indicate the corresponding switches in Figure 1.



Figure 1

(Note) To recognize simultaneous depression of three or more key switches, add a diode in series to each key.



Connection with diodes

#### • Key scan register (KR)—Read (for ML9092-02/03)

| D7  | D6  | D5  | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|----|----|----|----|----|
| ST2 | ST1 | ST0 | 0  | S3 | S2 | S1 | S0 |

## (1) D7 to D5 (ST2 to ST0) (Key scan read count display bits)

24-bit key scan data is divided into 6 groups and read. The read count is indicated by bits ST2 to ST0.

Every time key scan data is read, these bits are automatically incremented over the range of "000" to "101". After counting to "101", this counter is reset to "000" and then again incremented from "000", thereafter repeating this cycle. If the  $\overline{\text{CS}}$  signal is risen up during the cycle of counting, the scan read counter bits are returned to "000". If the  $\overline{\text{RESET}}$  pin is pulled to a "L" level, these bits are reset to "0".

## (2) D3 to D0 (S3 to S0) (Key scan read data bits)

These bits are read as 24-bit serial data that expresses the key switch status (1 = ON, 0 = OFF). Data is divided into 6 groups and read. (For the read order, refer to the description below.) The read count is indicated by bits ST2 to ST0.

The correspondence between the scan read count data, key scan data and key matrix switches is shown below. If the  $\overline{RESET}$  pin is pulled to a "L" level, these bits are reset to "0".

| ST2 | ST1 | ST0 | S4 | S3   | S2   | S1   | S0   |    |
|-----|-----|-----|----|------|------|------|------|----|
| 0   | 0   | 0   | 0  | SW03 | SW02 | SW01 | SW00 | R0 |
| 0   | 0   | 1   | 0  | SW13 | SW12 | SW11 | SW10 | R1 |
| 0   | 1   | 0   | 0  | SW23 | SW22 | SW21 | SW20 | R2 |
| 0   | 1   | 1   | 0  | SW33 | SW32 | SW31 | SW30 | R3 |
| 1   | 0   | 0   | 0  | SW43 | SW42 | SW41 | SW40 | R4 |
| 1   | 0   | 1   | 0  | SW53 | SW52 | SW51 | SW50 | R5 |

Note: SW00 to SW53 indicate the corresponding switches in Figure 2.



Figure 2

(Note) To recognize simultaneous depression of three or more key switches, add a diode in series to each key.



Connection with diodes

### **Key Scan**

The key scanning starts when a key switch is pressed on and ends after all key switches are detected to be off. After the key switch is turned on, when the same key is pressed for two cycles or more, the level of the KREQ signal changes from "H" to "L" two cycles after all key switches are turned off.

This signal can be used as a flag. To use it as a flag, start key-scan reading when the KREQ signal has changed from "L" to "H."

While the KREQ signal is at a "H" level, carry out key-scan reading periodically. Carry out key scan reading also when the KREQ signal has changed from "H" to "L".

The KREQ signal (the KREQ signal that is sent when the key switch is turned on) is reset when all key switches are detected to be off or when a "L" level is applied to the  $\overline{RESET}$  pin.



#### Notes:

- 1. Even when the KREQ signal changes from "L" to "H", chattering for more than one key scan cycle is not absorbed. This should be handled by multiple data reads by software.
- 2. How simultaneous depression of two keys is processed should be handled by software.
- 3. When three or more key switches are pressed at the same time, the device may recognize that key(s) that has not been actually pressed has been pressed. Therefore, to recognize simultaneous depression of three or more key switches, add a diode in series to each key (see Figures 1 and 2). To ignore simultaneous depression of three or more key switches, a program may be required to ignore all key data which contains three or more consecutive "1" values.

#### • Display data RAM (DRAM) read/write

| D7 | D6         | D5 | D4         | D3 | D2 | D1 | D0 |  |  |  |
|----|------------|----|------------|----|----|----|----|--|--|--|
|    | 8-bit DATA |    |            |    |    |    |    |  |  |  |
| 0  | 0          |    | 6-bit DATA |    |    |    |    |  |  |  |

The display data RAM read/write instruction writes and reads display data to and from the liquid crystal display RAM. Data that is input to the address set by the X and Y address registers is written to or read from this register. The bit length of display data can be selected by the WLS bit of control register 1. If 6-bit data has been selected, writing to D7 and D6 is invalid, and if read, their values will always be "0". D7 is the MSB (D5 in the case of 6-bit data) and D0 is the LSB.

The X address and Y address should be set immediately before writing or reading display data (either X address or Y address may be set first). However, in the case of successive writings or readings, only one-time settings of X address and Y address are required immediately before the writing or reading, in which case X address and Y address are automatically incremented every time data is written or read (see the description under the heading "X•Y address Counter Auto Increment."

The contents of this register will not change even if the RESET pin is pulled to a "L" level.

## • X address register (XAD) set

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|----|----|----|----|----|----|-----|----|
|    | _  | _  |    |    | XA | AD. |    |

<sup>-:</sup> don't care

The X address register set instructions sets the X address for the liquid crystal display RAM.

The address setting range is 0 to 7 (00H to 07H) when 8-bit data is selected with the WLS bit (bit D6) of the control register 1 (WLS = "0"). In this case, this register starts incrementing the X address from the set value each time RAM is read or written. When the count value of this register returns to 0 from the maximum value 7, the Y address is automatically incremented as well. Thereafter, the Y address is counted in a loop fashion from 0 to 7. The address setting range is 0 to 9 (00H to 09H) when 6-bit data is selected (WLS = "1"). In this case this register starts incrementing the X address from the set value. When the count value of this register returns to 0 from the maximum value 9, the Y address is automatically incremented as well. Thereafter, the Y address loops from 0 to 9. Proper operation is not guaranteed if values outside this range are set.

Writing to bits D7 through D4 is invalid. If the RESET pin is pulled to a "L" level, these bits are reset to "0".

#### • Y address register (YAD) set

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
|    |    | _  |    |    | YA | D  |    |

<sup>—:</sup> don't care

The Y address register set instruction sets a Y address of RAM for the liquid crystal display.

The Y address setting range varies according to the setting of the DTY bits (bits D1 and D0) of the control register 1 (described later).

The relation between the internal RAM areas and the display RAM areas is shown in the Table below. RAM areas that are not displayed can be used as data RAM areas.

This register starts incrementing the Y address from the set value each time RAM is read or written. When the register count returns to 0 from the maximum value (09H), the X address is also incremented automatically.

Thereafter, the Y address is counted in a loop fashion as shown in the Table below. However, if RAM areas that are not displayed are used, the X address is not incremented automatically.

| Duty | Y register setting range and loop range | Invalid address setting range |
|------|-----------------------------------------|-------------------------------|
| 1/8  | 0 to 7 (00H to 07H)                     | 0 to 7 (00H to 07H)           |
| 1/9  | 0 to 8 (00H to 08H)                     | 0 to 8 (00H to 08H)           |
| 1/10 | 0 to 9 (00H to 09H)                     | 0 to 9 (00H to 09H)           |

This register is reset to "0" when the  $\overline{RESET}$  pin is made low.

### • Port register A (PTA) set

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|----|----|----|----|----|----|----|-----|
|    |    |    | _  |    |    |    | PTA |

<sup>-:</sup> don't care

The port register A set instruction sets the output of port A.

When the PTA bit is set to "1", a "H" level is output from the PA0 pin of general purpose port A. In the same way, when the PTA bit is set to "0", a "L" level is output from the PA0 pin. If the RESET pin is pulled to a "L" level, the PE bit (bit D2) of the control register is reset to "0", this register is reset to "0", and the PA0 pin goes to high impedance.

After the reset state is released, if the PTA bit of this register is set to "1" or "0" and then the PE bit is set to "1", the PA0 pin is released from its high impedance state and a "H" or "L" level that corresponds to the set status of the PTA bit, is output from the PA0 pin.

#### • Port register B (PTB) set

| D7 | D6 | D5 | D4 | D3 | D2   | D1   | D0   |
|----|----|----|----|----|------|------|------|
|    |    | _  |    |    | PTB2 | PTB1 | PTB0 |

<sup>-:</sup> don't care

The port register B set instruction sets the output of port B. (Applies to the ML9092-01/04.)

When each bit of PTB0 to PTB2 is set to "1", the PWM signal set in the PWM0 to PWM2 registers is output from each of the PB0 to PB2 pins of the general purpose port B. In the same way, when each bit of PTB0 to PTB2 is set to "0", each of the PB0 to PB2 pins are pulled to a "L" level. If the RESET pin is pulled to a "L" level, the PE bit (bit D2) of the control register is reset to "0", this register is reset to "0", and the PB0 to PB2 pins go to high impedance.

After the reset state is released, if the a PWM value is set in the PWM0 to PWM2 registers and then the PE bit is set to "1", the PB0 to PB2 registers are released from their high impedance state and a PWM waveform is output.

## • Port register C (PTC) set

| D7 | D6 | D5 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| _  | _  | _  | PTC4 | PTC3 | PTC2 | PTC1 | PTC0 |

<sup>-:</sup> don't care

The port register C set instruction sets the output of port C. (Applies to the ML9092-01 only.)

This register is enabled when a "L" level is applied to the KPS pin of ML9092-01 and the R0/C0 to R4/C4 pins are set as port C.

When each bit of PTC4 to PTC0 is set to "1", a "H" level is output from each of the R4/C4 to R0/C0 pins of the general purpose port C. In the same way, when each bit of PTC4 to PTC0 is set to "0", a "H" level is output from each of the R4/C4 to R0/C0 pins. If the  $\overline{RESET}$  pin is pulled to a "L" level, the PE bit (bit D2) of the control register is reset to "0", this register is reset to "0", and the R4/C4 to R0/C0 pins go to high impedance.

After the reset state is released, if the PTC4 to PTC0 bits of this register are set to "1" or "0" and then the PE bit is set to "1", the R4/C4 to R0/C0 pins are released from its high impedance state and a "H" or "L" level that corresponds to the set status of each bit of PTC4 to PTC0, is output from the R4/C4 to R0/C0 pins.

### • Port register D (PTD) set

| D7 | D6 | D5 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| _  | _  |    | PTD4 | PTD3 | PTD2 | PTD1 | PTD0 |

<sup>-:</sup> don't care

The port register D set instruction sets the output of port D. (Applies to the ML9092-01 only.)

This register is enabled when a "L" level is applied to the KPS pin of ML9092-01 and the C0/D0 to C4/D4 pins are set as port C.

When each bit of PTD4 to PTD0 is set to "1", a "H" level is output from each of the C4/D4 to C0/D0 pins of the general purpose port D. In the same way, when each bit of PTD4 to PTD0 is set to "0", a "H" level is output from each of the C4/D4 to C0/D0 pins. If the  $\overline{RESET}$  pin is pulled to a "L" level, the PE bit (bit D2) of the control register is reset to "0", this register is reset to "0", and the C4/D4 to C0/D0 pins go to high impedance.

After the reset state is released, if the PTD4 to PTD0 bits of this register are set to "1" or "0" and then the PE bit is set to "1", the C4/D4 to C0/D0 pins are released from its high impedance state and a "H" or "L" level that corresponds to the set status of each bit of PTD4 to PTD0, is output from the C4/D4 to C0/D0 pins.

#### • Control register 1 (FCR1)

| D7  | D6  | D5 | D4  | D3 | D2 | D1   | D0   |
|-----|-----|----|-----|----|----|------|------|
| INC | WLS | KT | SHL | BE | PE | DTY1 | DTY0 |

#### (1) D7 (INC) Address increment direction

- 1: X direction address increment
- 0: Y direction address increment

This bit sets the address increment direction of the display RAM. The display RAM address is automatically incremented by 1 every time data is written to the display data register. Writing a "1" to this bit sets "X address increment," and writing a "0" sets "Y address increment." For further details regarding address incrementing, refer to the page entitled "X, Y Address Counter Auto Increment." This bit is set to "1" if the RESET pin is pulled to a "L" level.

## (2) D6 (WLS) (Word Length Select)

- 1: 6-bit word length select
- 0: 8-bit word length select

This bit selects the word length of data to be written to and read from the display RAM. If "1" is written to this bit, data will be read from and written to the display RAM in 6-bit units. If "0" is written to this bit, data will be read from and written to the display RAM in 8-bit units. This bit is reset to "0" if the RESET pin is pulled to a "L" level.

### (3) D5 (KT) (Key scan time) Key scan time select bit

1: 10 ms

0: 5 ms

This bit selects the key scan cycle time. In the case of a 306 kHz oscillating frequency, writing a "1" to this bit sets the key scan cycle time at 10 ms (1/3072 divided frequency of the oscillating frequency), writing a "0" sets the key scan cycle time at 5 ms (1/1536 divided frequency of the oscillating frequency). This bit is set to "1" if the  $\overline{RESET}$  pin is pulled to a "L" level.

## (4) D4 (SHL) (Common driver shift direction select bit)

This bit selects the shift direction of common drivers.

The relationship between this bit and shift directions are shown below.

This bit is reset to "0" if the  $\overline{RESET}$  pin is pulled to a "L" level.

| SHL | Duty | Duty Shift direction     |   |  |  |
|-----|------|--------------------------|---|--|--|
|     | 1/8  | COM8 $\rightarrow$ COM1  |   |  |  |
| 1   | 1/9  | COM9 $\rightarrow$ COM1  |   |  |  |
|     | 1/10 | $COM10 \rightarrow COM1$ |   |  |  |
|     | 1/8  | COM1 $\rightarrow$ COM8  | _ |  |  |
| 0   | 1/9  | COM1 $\rightarrow$ COM9  |   |  |  |
|     | 1/10 | COM1 $\rightarrow$ COM10 |   |  |  |

## (5) D3 (BE) (Voltage doubler operation control bit )

This bit controls the operation of the voltage doubler. (Applies to ML9092-01/02.)

- 1: Voltage doubler enable
- 0: Voltage doubler disable

This bit is reset to "0" if the RESET pin is pulled to a "L" level.

# (6) D2 (PE) (General-purpose port output enable/disable select bit)

This bit selects high impedance output or output enable for the general-purpose port outputs A, B, C and D (C and D apply to ML9092-01 only; B applies to ML9092-01/04).

- 1: Output enable
- 0: High-impedance output (output disable)

This bit is reset to "0" if the RESET pin is pulled to a "L" level.

## (7) D1, D0 (DTY1, DTY0) (Display duty select bits)

These bits select the display duty. The correspondence between each bit and display duty is shown in the chart below. These bits are reset to "0" if the  $\overline{RESET}$  pin is pulled to a "L" level.

| DTY1 | DTY0 | Display duty |
|------|------|--------------|
| 0    | 0    | 1/8          |
| 0    | 1    | 1/9          |
| 1    | 0    | 1/10         |
| 1    | 1    | 1/10         |

## • Control register 2 (FCR2)

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0   |
|----|----|----|----|----|----|-----|------|
| 0  | 0  | 0  | 0  | 0  | 0  | STB | DISP |

#### (1) D1 (STB) (Standby mode select bit)

This bit is used to control the standby and normal modes. (Applies to ML9092-03/04.)

- 1: Standby mode
- 0: Normal mode

This bit is reset to "0" if the RESET pin is pulled to a "L" level.

The LSI internal status and pin status during standby mode are as follows:

- RAM data is retained.
- Common output and segment output are V<sub>SS</sub> level.
- Electronic volume values are retained.
- Port output A is at a "L" level (applies to ML9092-03/04). The status before standby is maintained for port output B (applies to ML9092-04).
- RC oscillation is stopped. (Oscillation is started with key input, maintained while the KREQ output is at a "H" level, and stopped when all key switches are turned off and the KREQ output is at a "L" level.)
- Rotary encoder input signals (A and B) are ignored.
- Key input allowed.
- The microcontroller interface (CS, CP, DI/O, KREQ) is operable. (However, only with a KREQ signal from the key scan, will the KREQ pin output a "H" level.)
- $V_{\text{HIN}}$  and  $V_{\text{O}}$  should be set to  $V_{\text{SS}}$  or the floating status.

Note: When there is a key input in a standby state, this IC will start oscillating and KREQ output will go to a "H" level. Execute key scan reading periodically during this "H" level period. Also, execute key scan reading when the KREQ signal changes from a "H" to "L" level.

## (2) D0 (DISP) (Display ON/OFF mode bit)

- 1: Display ON mode
- 0: Display OFF mode

This bit selects whether the display is ON or OFF. Writing a "1" to this bit selects the display ON mode. Writing a "0" to this bit selects the display OFF mode. At this time, the COM and SEG pins will be at the  $V_{SS}$  level. Even if this bit is set to "0", the display RAM contents will not change. If the  $\overline{RESET}$  pin is pulled to a "L" level, this register is reset to "0".

#### • Rotary encoder (RE) read

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| Q4 | Q4 | Q4 | Q4 | Q4 | Q3 | Q2 | Q1 |

The rotary encoder read instruction is used to read the count value from the rotary encoder switch input signal. (Count values are in the 2's complement format.)

#### (1) D7 to D0 (Q4 to Q1) (Count value bit)

The phase difference between the A signal and the B signal is recognized, and the value that is counted by the edge of the signal with the slower phase is set. Count values range from negative 1000 (Q4, Q3, Q2, Q1) to positive 0111. If the count is less than negative 1000 or more than positive 0111, then it is ignored.

These bits are all reset to "0" when this instruction is executed or when the RESET pin is pulled to a "L" level.

If counterclockwise rotation is input after the count value is incremented by clockwise rotation, then count value will be decremented. If counterclockwise rotation is further input after the count value reaches 0000, then the count value will change to 1111 and the count value will be decremented. (The count value will remain 1000 even if counterclockwise rotation is further input after the count value reaches negative 1000.)

After this, if clockwise rotation is input, then the count value will be incremented. If the count value reaches 1111 and clockwise rotation is further input, then the count value will become 0000 and the count value will be incremented. (Even if clockwise rotation is further input after the count value reaches positive 0111, the count value will maintain 0111.)

## Functional Description of the Rotary Encoder Switch

As shown in Figure 3, the rotary encoder switch circuit is made up of phase detection circuit, an interrupt generation circuit, an up/down counter and a parallel-in/serial-out register.



Figure 3 Rotary Encoder Switch Circuit

- 1) Phase Detection and Interrupt Generation Circuits
- 1-1) Clockwise Rotation

When the A and B signals are input as shown in Figure 4, the phase detection circuit outputs the UP signal after the chattering absorption period. At this time, the KREQ output goes to a high level, so that this signal can be used as the interrupt signal. The KREQ signal maintains a high level until the rotary encoder read instruction is executed.



Figure 4 Input/Output Timing for Clockwise Rotation

## 1-2) Counterclockwise Rotation

When the A and B signals are input as shown in Figure 4, the phase detection circuit outputs the DOWN signal after the chattering absorption period. At this time, the KREQ output goes to a high level, so that this signal can be used as the interrupt signal. The KREQ signal maintains a high level until the rotary encoder read instruction is executed.



Figure 5 Input/Output Timing for Counterclockwise Rotation

#### 2) UP/DOWN Counter

The UP/DOWN counter is incremented when an UP signal is input and decremented when a DOWN signal is input. However, if the counter reaches "0111" and an UP signal is input, the UP/DOWN counter will hold "0111". In the same manner, if the UP/DOWN counter is at "1000" and a DOWN signal is input, the UP/DOWN counter will hold "1000".



Figure 6 When the Up Counter Overflows



Figure 7 When the Down Counter Overflows

#### 3) Parallel-in/Serial-out Shift Register

The KREQ signal goes to a low level when the rotary encoder read instruction is executed, when the UP/DOWN counter will be reset to "0".



Figure 8 Operation of KREQ Output

#### Notes:

- 1. The KREQ signal is output by a logical OR of the KREQ signal generated by a key scan and the KREQ signal generated by the rotary encoder. The KREQ signal from the rotary encoder is reset by executing the rotary encoder read instruction; however, the KREQ signal generated by a key scan is not reset even if the key scan register read instruction is executed. Also, if the KREQ signal is generated by a key scan, it will not be reset even if the rotary encoder read instruction is executed. Although dependent on the components glued to this LSI, it is recommended that the rotary encoder read instruction and key scan register read instruction be executed as a set when the KREQ signal goes to a "H" level.
- 2. The maximum read cycle time for when the KREQ signal is at a "H" level is practically determined by the signal input from the rotary encoder and the 3-bit counter built into this LSI. Therefore, make the time taken before starting to execute the rotary encoder read instruction 12 ms or less.
- 3. Using a rotary encoder switch that has the click stabilizing points shown below is recommended.



Waveform of a Recommended Rotary Encoder Switch

## • Contrast ADJ (CA) set

| D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|----|----|----|----|-----|-----|-----|-----|
| _  | _  | _  | _  | CT3 | CT2 | CT1 | СТ0 |

<sup>-:</sup> don't care

This instruction is for adjusting the liquid crystal display voltage.

## (1) D3 to D0 (CT3 to CT0) (Contrast adjustment value setting bits)

When FH is written to these bits, the liquid crystal display voltage (voltage between the  $V_0$  and  $V_{SS}$  pins) becomes a maximum.

When 0H is written, the liquid crystal display voltage becomes a minimum.

By setting the values from 0H to FH, the liquid crystal display voltage can be adjusted just like an electronic volume control.

These bits are all reset to "0" if the  $\overline{RESET}$  pin is pulled to a "L" level.

# V<sub>0</sub> Ouput Target Voltage for Contrast ADJ Setting Values

| С   | ontrast ADJ | setting valu | es  | V₀ output ta          | rget voltage          |
|-----|-------------|--------------|-----|-----------------------|-----------------------|
| CT3 | CT2         | CT1          | СТ0 | ML9092-01/02          | ML9092-03/04          |
| 1   | 1           | 1            | 1   | 0.980V <sub>OUT</sub> | 0.980V <sub>HIN</sub> |
| 1   | 1           | 1            | 0   | 0.973V <sub>OUT</sub> | 0.973V <sub>HIN</sub> |
| 1   | 1           | 0            | 1   | 0.947V <sub>OUT</sub> | 0.947V <sub>HIN</sub> |
| 1   | 1           | 0            | 0   | $0.923V_{\text{OUT}}$ | 0.923V <sub>HIN</sub> |
| 1   | 0           | 1            | 1   | $0.900V_{\text{OUT}}$ | 0.900V <sub>HIN</sub> |
| 1   | 0           | 1            | 0   | $0.878V_{OUT}$        | 0.878V <sub>HIN</sub> |
| 1   | 0           | 0            | 1   | 0.857V <sub>OUT</sub> | 0.857V <sub>HIN</sub> |
| 1   | 0           | 0            | 0   | $0.837V_{\text{OUT}}$ | 0.837V <sub>HIN</sub> |
| 0   | 1           | 1            | 1   | 0.818V <sub>OUT</sub> | 0.818V <sub>HIN</sub> |
| 0   | 1           | 1            | 0   | $0.800V_{\text{OUT}}$ | 0.800V <sub>HIN</sub> |
| 0   | 1           | 0            | 1   | $0.783V_{\text{OUT}}$ | 0.783V <sub>HIN</sub> |
| 0   | 1           | 0            | 0   | 0.766V <sub>OUT</sub> | 0.766V <sub>HIN</sub> |
| 0   | 0           | 1            | 1   | 0.750V <sub>OUT</sub> | 0.750V <sub>HIN</sub> |
| 0   | 0           | 1            | 0   | 0.735V <sub>OUT</sub> | 0.735V <sub>HIN</sub> |
| 0   | 0           | 0            | 1   | 0.720V <sub>OUT</sub> | 0.720V <sub>HIN</sub> |
| 0   | 0           | 0            | 0   | 0.700V <sub>OUT</sub> | 0.700V <sub>HIN</sub> |

## • PWM0/1/2 register (PWMR) set

| D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|------|------|------|------|------|------|------|------|
| PWx7 | PWx6 | PWx5 | PWx4 | PWx3 | PWx2 | PWx1 | PWx0 |

Note: "x" stands for 0 for PB0 (port B0), 1 for PB1 (port B1) and 2 for PB2 (port B2).

This instruction sets the pulse width of the PWM signal output from port B. (Applies to ML9092-01/04.) PWx0 is LSB and PWx7 is MSB.

This instruction should be used with a PWM data write cycle of 5.0 ms or longer.

These bits are all reset to "0" if the RESET pin is pulled to a "L" level.

Note: When inputting multiple PWM data items, be sure to input them in succession (i.e., without intervals).



# • Test register (TEST) set

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| _  | _  | _  | _  | T4 | T3 | T2 | T1 |

-: don't care

This instruction is for testing by the manufacturer.

Customers should not use this register.

# **Display Screen and Memory Address Allocation**

The ML9092-01/02/03/04 has an internal display data RAM (60 bits by 10 bits) of a bitmap type.

The allocation of memory addresses varies according to the selected word length (6 bits or 8 bits) as shown in Figure 10: 0 to 7 for selection of 8 bits per word or 0 to 9 for selection of 6 bits per word.

The X address 7 in the 6-bits/word mode has four display memory bits. The four bits (D7 to D4) starting from bit D7 of the display data register are written in memory and the other bits (D3 to D0) are ignored.

### Address Allocation in the 8-bits/word mode

### Address Allocation in the 6-bits/word mode



Figure 10 Display Memory Addresses

In the 8-bits/word mode, data to be displayed is written in display memory with the D7 data of the display data register at address (Xn, Yn) and the D0 data at address (Xn + 7, Yn). Similarly, In the 6-bits/word mode, data to be displayed is written in display memory with the D5 data of the display data register at address (Xn, Yn) and the D0 data at address (Xn + 5, Yn). See Figure 11.

Data "1" in display memory represents turning on the corresponding display segment and data "0" in display memory represents turning off the corresponding display segment.

Note: In the ML9092-01, the X address range in the 8-bits/mode will be 0 to 6



Figure 11 Display Screen Bit Allocation and Memory Addresses

#### X·Y address Counter Auto Increment

The liquid crystal display RAM has an X-address counter and a Y-address counter. Each address counter has an Auto Increment function.

When display data is read or written, this function increments either of these X- and Y-address counters (which is selected by the INC bit (D7 bit) of the control register 1).

INC bit = "0" selects the Y-address counter.

INC bit = "1" selects the X-address counter.

The address counting cycle of the X address counter varies according to the selected word length (8 bits or 6 bits): X address range of 0 to 6 (ML9092-01) or 0 to 7 (ML9092-02/03/04) in the 8-bits/word mode or X address range of 0 to 9 in the 6-bits/word mode.

When the X address count returns to 0 from a maximum value (6 (ML9092-01) or 7 (ML9092-02/03/04) in the 8-bits/word mode, or 9 in the 6-bits/word mode), the Y address is also incremented automatically.

The relationship between display duties and Y address count ranges is shown below.

When the Y-address counter returns to 0 from a maximum value, the X address is also incremented automatically.

| Model              | Duty | Y-address count range (cycle) | Maximum Y address count |  |
|--------------------|------|-------------------------------|-------------------------|--|
|                    | 1/8  | 0 to 7                        | 7                       |  |
| ML9092-01/02/03/04 | 1/9  | 0 to 8                        | 8                       |  |
|                    | 1/10 | 0 to 9                        | 9                       |  |

Note: If an invalid address (outside the address count range) is given to the X- or Y- address counter, its counting will not be assured.

Example of incrementing the X-address (8 bits per word and 1/10 duty)



Example of incrementing the Y-address (8 bits per word and 1/10 duty)



# **Liquid Crystal Driving Waveform Example (1)**

# 1/8 duty (1/4 bias)



A non-selectable waveform is output from COM9 and COM10 outputs.



# **Liquid Crystal Driving Waveform Example (2)**

# 1/9 duty (1/4 bias)



A non-selectable waveform is output from the COM10 output.



# **Liquid Crystal Driving Waveform Example (3)**

# 1/10 duty (1/4 bias)





■ : Light ON
□ : Light OFF

Flowchart for Setting the Standby Mode and Releasing the Standby Setting with KREQ by Key Input (Applies to the ML9092-03/04)



## **Power-On Flowchart**



# Power-Off Flowchart



## [Caution]

• The lines between output pins, and between output pins and other pins (input pins, I/O pins or power supply pins), should not be short circuited.

## PRECAUTIONS WHEN TURNING ON THE POWER SUPPLY

To prevent the device from malfunctioning, observe the following power-on/off sequence:

For power-on, first turn on the logic power supply  $(V_{DD})$ , then turn on the voltage doubler reference voltage  $(V_{IN})$  or high voltage  $(V_{OUT} \text{ or } V_{HIN})$ .

For power-off, first turn off the voltage doubler reference voltage  $(V_{IN})$  or high voltage  $(V_{OUT} \text{ or } V_{HIN})$ , then turn off the logic power supply  $(V_{DD})$ .



**Power-On Sequence** 

# **APPLICATION CIRCUIT**

Application Example—1/10 duty, 1/4 bias, voltage doubler used (internal contrast adjustment not used)



## PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| Document No. | Date         | Page                |                    |               |
|--------------|--------------|---------------------|--------------------|---------------|
|              |              | Previous<br>Edition | Current<br>Edition | Description   |
| FEDL9092-01  | Nov. 4, 2003 | _                   |                    | First edition |

## **NOTICE**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing LAPIS Semiconductor's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from LAPIS Semiconductor upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2003 - 2011 LAPIS Semiconductor Co., Ltd.